XPEDITE5170.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /*
  2. * Copyright 2009 Extreme Engineering Solutions, Inc.
  3. * Copyright 2007-2008 Freescale Semiconductor, Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * xpedite5170 board configuration file
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. */
  31. #define CONFIG_MPC86xx 1 /* MPC86xx */
  32. #define CONFIG_MPC8641 1 /* MPC8641 specific */
  33. #define CONFIG_XPEDITE5140 1 /* MPC8641HPCN board specific */
  34. #define CONFIG_SYS_BOARD_NAME "XPedite5170"
  35. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  36. #define CONFIG_BOARD_EARLY_INIT_R /* Call board_pre_init */
  37. #define CONFIG_RELOC_FIXUP_WORKS /* Fully relocate to SDRAM */
  38. #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
  39. #define CONFIG_ALTIVEC 1
  40. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  41. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  42. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  43. #define CONFIG_PCIE1 1 /* PCIE controler 1 */
  44. #define CONFIG_PCIE2 1 /* PCIE controler 2 */
  45. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  46. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  47. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  48. /*
  49. * DDR config
  50. */
  51. #define CONFIG_FSL_DDR2
  52. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  53. #define CONFIG_DDR_SPD
  54. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  55. #define SPD_EEPROM_ADDRESS1 0x54 /* Both channels use the */
  56. #define SPD_EEPROM_ADDRESS2 0x54 /* same SPD data */
  57. #define SPD_EEPROM_OFFSET 0x200 /* OFFSET of SPD in EEPROM */
  58. #define CONFIG_NUM_DDR_CONTROLLERS 2
  59. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  60. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  61. #define CONFIG_DDR_ECC
  62. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  63. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  64. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  65. #define CONFIG_VERY_BIG_RAM
  66. #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
  67. /*
  68. * virtual address to be used for temporary mappings. There
  69. * should be 128k free at this VA.
  70. */
  71. #define CONFIG_SYS_SCRATCH_VA 0xe0000000
  72. #ifndef __ASSEMBLY__
  73. extern unsigned long get_board_sys_clk(unsigned long dummy);
  74. #endif
  75. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC86xx */
  76. /*
  77. * L2CR setup
  78. */
  79. #define CONFIG_SYS_L2
  80. #define L2_INIT 0
  81. #define L2_ENABLE (L2CR_L2E)
  82. /*
  83. * Base addresses -- Note these are effective addresses where the
  84. * actual resources get mapped (not physical addresses)
  85. */
  86. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  87. #define CONFIG_SYS_CCSRBAR 0xef000000 /* relocated CCSRBAR */
  88. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
  89. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  90. #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
  91. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
  92. #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR + 0x8000)
  93. #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR + 0x9000)
  94. /*
  95. * Diagnostics
  96. */
  97. #define CONFIG_SYS_ALT_MEMTEST
  98. #define CONFIG_SYS_MEMTEST_START 0x10000000
  99. #define CONFIG_SYS_MEMTEST_END 0x20000000
  100. /*
  101. * Memory map
  102. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  103. * 0x8000_0000 0xbfff_ffff PCIe1 Mem 1G non-cacheable
  104. * 0xc000_0000 0xcfff_ffff PCIe2 Mem 256M non-cacheable
  105. * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable
  106. * 0xe800_0000 0xe87f_ffff PCIe1 IO 8M non-cacheable
  107. * 0xe880_0000 0xe8ff_ffff PCIe2 IO 8M non-cacheable
  108. * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable
  109. * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable
  110. * 0xf000_0000 0xf7ff_ffff NOR Flash 2 128M non-cacheable
  111. * 0xf800_0000 0xffff_ffff NOR Flash 1 128M non-cacheable
  112. */
  113. #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_4 | LCRR_EADC_3)
  114. /*
  115. * NAND flash configuration
  116. */
  117. #define CONFIG_SYS_NAND_BASE 0xef800000
  118. #define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */
  119. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE2}
  120. #define CONFIG_SYS_MAX_NAND_DEVICE 2
  121. #define CONFIG_NAND_ACTL
  122. #define CONFIG_SYS_NAND_ACTL_ALE (1 << 14) /* C_LA14 */
  123. #define CONFIG_SYS_NAND_ACTL_CLE (1 << 15) /* C_LA15 */
  124. #define CONFIG_SYS_NAND_ACTL_NCE 0 /* NCE not controlled by ADDR */
  125. #define CONFIG_SYS_NAND_ACTL_DELAY 25
  126. #define CONFIG_SYS_NAND_QUIET_TEST
  127. #define CONFIG_JFFS2_NAND
  128. /*
  129. * NOR flash configuration
  130. */
  131. #define CONFIG_SYS_FLASH_BASE 0xf8000000
  132. #define CONFIG_SYS_FLASH_BASE2 0xf0000000
  133. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
  134. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  135. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  136. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  137. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  138. #define CONFIG_FLASH_CFI_DRIVER
  139. #define CONFIG_SYS_FLASH_CFI
  140. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  141. #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff00000, 0xc0000}, \
  142. {0xf7f00000, 0xc0000} }
  143. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  144. #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
  145. /*
  146. * Chip select configuration
  147. */
  148. /* NOR Flash 0 on CS0 */
  149. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE |\
  150. BR_PS_16 |\
  151. BR_V)
  152. #define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB |\
  153. OR_GPCM_CSNT |\
  154. OR_GPCM_XACS |\
  155. OR_GPCM_ACS_DIV2 |\
  156. OR_GPCM_SCY_8 |\
  157. OR_GPCM_TRLX |\
  158. OR_GPCM_EHTR |\
  159. OR_GPCM_EAD)
  160. /* NOR Flash 1 on CS1 */
  161. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 |\
  162. BR_PS_16 |\
  163. BR_V)
  164. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  165. /* NAND flash on CS2 */
  166. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE |\
  167. BR_PS_8 |\
  168. BR_V)
  169. #define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB |\
  170. OR_GPCM_BCTLD |\
  171. OR_GPCM_CSNT |\
  172. OR_GPCM_ACS_DIV4 |\
  173. OR_GPCM_SCY_4 |\
  174. OR_GPCM_TRLX |\
  175. OR_GPCM_EHTR)
  176. /* Optional NAND flash on CS3 */
  177. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 |\
  178. BR_PS_8 |\
  179. BR_V)
  180. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  181. /*
  182. * Use L1 as initial stack
  183. */
  184. #define CONFIG_SYS_INIT_RAM_LOCK 1
  185. #define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000
  186. #define CONFIG_SYS_INIT_RAM_END 0x00004000
  187. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  188. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  189. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  190. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
  191. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  192. /*
  193. * Serial Port
  194. */
  195. #define CONFIG_CONS_INDEX 1
  196. #define CONFIG_SYS_NS16550
  197. #define CONFIG_SYS_NS16550_SERIAL
  198. #define CONFIG_SYS_NS16550_REG_SIZE 1
  199. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  200. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  201. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  202. #define CONFIG_SYS_BAUDRATE_TABLE \
  203. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  204. #define CONFIG_BAUDRATE 115200
  205. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  206. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  207. /*
  208. * Use the HUSH parser
  209. */
  210. #define CONFIG_SYS_HUSH_PARSER
  211. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  212. /*
  213. * Pass open firmware flat tree
  214. */
  215. #define CONFIG_OF_LIBFDT 1
  216. #define CONFIG_OF_BOARD_SETUP 1
  217. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  218. #define CONFIG_SYS_64BIT_VSPRINTF 1
  219. #define CONFIG_SYS_64BIT_STRTOUL 1
  220. /*
  221. * I2C
  222. */
  223. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  224. #define CONFIG_HARD_I2C /* I2C with hardware support */
  225. #define CONFIG_SYS_I2C_SPEED 100000 /* M41T00 only supports 100 KHz */
  226. #define CONFIG_SYS_I2C_SLAVE 0x7F
  227. #define CONFIG_SYS_I2C_OFFSET 0x3000
  228. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  229. #define CONFIG_I2C_MULTI_BUS
  230. /* PEX8518 slave I2C interface */
  231. #define CONFIG_SYS_I2C_PEX8518_ADDR 0x70
  232. /* I2C DS1631 temperature sensor */
  233. #define CONFIG_SYS_I2C_DS1621_ADDR 0x48
  234. #define CONFIG_DTT_DS1621
  235. #define CONFIG_DTT_SENSORS { 0 }
  236. /* I2C EEPROM - AT24C128B */
  237. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
  238. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  239. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */
  240. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */
  241. /* I2C RTC */
  242. #define CONFIG_RTC_M41T11 1
  243. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  244. #define CONFIG_SYS_M41T11_BASE_YEAR 2000
  245. /* GPIO/EEPROM/SRAM */
  246. #define CONFIG_DS4510
  247. #define CONFIG_SYS_I2C_DS4510_ADDR 0x51
  248. /* GPIO */
  249. #define CONFIG_PCA953X
  250. #define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18
  251. #define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c
  252. #define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e
  253. #define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f
  254. #define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0
  255. /*
  256. * PU = pulled high, PD = pulled low
  257. * I = input, O = output, IO = input/output
  258. */
  259. /* PCA9557 @ 0x18*/
  260. #define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01 /* PU; UART0 enable (1: enabled) */
  261. #define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02 /* PU; UART0 serial mode select */
  262. #define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04 /* PU; UART1 enable (1: enabled) */
  263. #define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08 /* PU; UART1 serial mode select */
  264. #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10 /* PU; Boot flash CS select */
  265. #define CONFIG_SYS_PCA953X_NVM_WP 0x20 /* PU; Set to 0 to enable NVM writing */
  266. /* PCA9557 @ 0x1c*/
  267. #define CONFIG_SYS_PCA953X_XMC0_ROOT0 0x01 /* PU; Low if XMC is RC */
  268. #define CONFIG_SYS_PCA953X_PLUG_GPIO0 0x02 /* Samtec connector GPIO */
  269. #define CONFIG_SYS_PCA953X_XMC0_WAKE 0x04 /* PU; XMC wake */
  270. #define CONFIG_SYS_PCA953X_XMC0_BIST 0x08 /* PU; XMC built in self test */
  271. #define CONFIG_SYS_PCA953X_XMC_PRESENT 0x10 /* PU; Low if XMC module installed */
  272. #define CONFIG_SYS_PCA953X_PMC_PRESENT 0x20 /* PU; Low if PMC module installed */
  273. #define CONFIG_SYS_PCA953X_PMC0_MONARCH 0x40 /* PMC monarch mode enable */
  274. #define CONFIG_SYS_PCA953X_PMC0_EREADY 0x80 /* PU; PMC PCI eready */
  275. /* PCA9557 @ 0x1e*/
  276. #define CONFIG_SYS_PCA953X_P0_GA0 0x01 /* PU; VPX Geographical address */
  277. #define CONFIG_SYS_PCA953X_P0_GA1 0x02 /* PU; VPX Geographical address */
  278. #define CONFIG_SYS_PCA953X_P0_GA2 0x04 /* PU; VPX Geographical address */
  279. #define CONFIG_SYS_PCA953X_P0_GA3 0x08 /* PU; VPX Geographical address */
  280. #define CONFIG_SYS_PCA953X_P0_GA4 0x10 /* PU; VPX Geographical address */
  281. #define CONFIG_SYS_PCA953X_P0_GAP 0x20 /* PU; VPX Geographical address parity */
  282. #define CONFIG_SYS_PCA953X_P1_SYSEN 0x80 /* PU; VPX P1 SYSCON */
  283. /* PCA9557 @ 0x1f */
  284. #define CONFIG_SYS_PCA953X_VPX_GPIO0 0x01 /* PU; VPX P15 GPIO */
  285. #define CONFIG_SYS_PCA953X_VPX_GPIO1 0x02 /* PU; VPX P15 GPIO */
  286. #define CONFIG_SYS_PCA953X_VPX_GPIO2 0x04 /* PU; VPX P15 GPIO */
  287. #define CONFIG_SYS_PCA953X_VPX_GPIO3 0x08 /* PU; VPX P15 GPIO */
  288. /*
  289. * General PCI
  290. * Memory space is mapped 1-1, but I/O space must start from 0.
  291. */
  292. /* PCIE1 - PEX8518 */
  293. #define CONFIG_SYS_PCIE1_MEM_BASE 0x80000000
  294. #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
  295. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000 /* 1G */
  296. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  297. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000
  298. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
  299. /* PCIE2 - VPX P1 */
  300. #define CONFIG_SYS_PCIE2_MEM_BASE 0xc0000000
  301. #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BASE
  302. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
  303. #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
  304. #define CONFIG_SYS_PCIE2_IO_PHYS 0xe8800000
  305. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 /* 8M */
  306. /*
  307. * Networking options
  308. */
  309. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  310. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  311. #define CONFIG_NET_MULTI 1
  312. #define CONFIG_MII 1 /* MII PHY management */
  313. #define CONFIG_ETHPRIME "eTSEC1"
  314. #define CONFIG_TSEC1 1
  315. #define CONFIG_TSEC1_NAME "eTSEC1"
  316. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  317. #define TSEC1_PHY_ADDR 1
  318. #define TSEC1_PHYIDX 0
  319. #define CONFIG_HAS_ETH0
  320. #define CONFIG_TSEC2 1
  321. #define CONFIG_TSEC2_NAME "eTSEC2"
  322. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  323. #define TSEC2_PHY_ADDR 2
  324. #define TSEC2_PHYIDX 0
  325. #define CONFIG_HAS_ETH1
  326. /*
  327. * BAT mappings
  328. */
  329. #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
  330. #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT |\
  331. BATL_PP_RW |\
  332. BATL_CACHEINHIBIT |\
  333. BATL_GUARDEDSTORAGE)
  334. #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT |\
  335. BATU_BL_1M |\
  336. BATU_VS |\
  337. BATU_VP)
  338. #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT |\
  339. BATL_PP_RW |\
  340. BATL_CACHEINHIBIT)
  341. #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
  342. #endif
  343. /*
  344. * BAT0 2G Cacheable, non-guarded
  345. * 0x0000_0000 2G DDR
  346. */
  347. #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  348. #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
  349. #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  350. #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
  351. /*
  352. * BAT1 1G Cache-inhibited, guarded
  353. * 0x8000_0000 1G PCI-Express 1 Memory
  354. */
  355. #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS |\
  356. BATL_PP_RW |\
  357. BATL_CACHEINHIBIT |\
  358. BATL_GUARDEDSTORAGE)
  359. #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_PHYS |\
  360. BATU_BL_1G |\
  361. BATU_VS |\
  362. BATU_VP)
  363. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS |\
  364. BATL_PP_RW |\
  365. BATL_CACHEINHIBIT)
  366. #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
  367. /*
  368. * BAT2 512M Cache-inhibited, guarded
  369. * 0xc000_0000 512M PCI-Express 2 Memory
  370. */
  371. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCIE2_MEM_PHYS |\
  372. BATL_PP_RW |\
  373. BATL_CACHEINHIBIT |\
  374. BATL_GUARDEDSTORAGE)
  375. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE2_MEM_PHYS |\
  376. BATU_BL_512M |\
  377. BATU_VS |\
  378. BATU_VP)
  379. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCIE2_MEM_PHYS |\
  380. BATL_PP_RW |\
  381. BATL_CACHEINHIBIT)
  382. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  383. /*
  384. * BAT3 1M Cache-inhibited, guarded
  385. * 0xe000_0000 1M CCSR
  386. */
  387. #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR |\
  388. BATL_PP_RW |\
  389. BATL_CACHEINHIBIT |\
  390. BATL_GUARDEDSTORAGE)
  391. #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR |\
  392. BATU_BL_1M |\
  393. BATU_VS |\
  394. BATU_VP)
  395. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR |\
  396. BATL_PP_RW |\
  397. BATL_CACHEINHIBIT)
  398. #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
  399. /*
  400. * BAT4 32M Cache-inhibited, guarded
  401. * 0xe200_0000 16M PCI-Express 1 I/O
  402. * 0xe300_0000 16M PCI-Express 2 I/0
  403. */
  404. #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE1_IO_PHYS |\
  405. BATL_PP_RW |\
  406. BATL_CACHEINHIBIT |\
  407. BATL_GUARDEDSTORAGE)
  408. #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_PHYS |\
  409. BATU_BL_32M |\
  410. BATU_VS |\
  411. BATU_VP)
  412. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS |\
  413. BATL_PP_RW |\
  414. BATL_CACHEINHIBIT)
  415. #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
  416. /*
  417. * BAT5 128K Cacheable, non-guarded
  418. * 0xe400_1000 128K Init RAM for stack in the CPU DCache (no backing memory)
  419. */
  420. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR |\
  421. BATL_PP_RW |\
  422. BATL_MEMCOHERENCE)
  423. #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR |\
  424. BATU_BL_128K |\
  425. BATU_VS |\
  426. BATU_VP)
  427. #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
  428. #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
  429. /*
  430. * BAT6 256M Cache-inhibited, guarded
  431. * 0xf000_0000 256M FLASH
  432. */
  433. #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE2 |\
  434. BATL_PP_RW |\
  435. BATL_CACHEINHIBIT |\
  436. BATL_GUARDEDSTORAGE)
  437. #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE |\
  438. BATU_BL_256M |\
  439. BATU_VS |\
  440. BATU_VP)
  441. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE |\
  442. BATL_PP_RW |\
  443. BATL_MEMCOHERENCE)
  444. #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
  445. /* Map the last 1M of flash where we're running from reset */
  446. #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY |\
  447. BATL_PP_RW |\
  448. BATL_CACHEINHIBIT |\
  449. BATL_GUARDEDSTORAGE)
  450. #define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE |\
  451. BATU_BL_1M |\
  452. BATU_VS |\
  453. BATU_VP)
  454. #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY |\
  455. BATL_PP_RW |\
  456. BATL_MEMCOHERENCE)
  457. #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
  458. /*
  459. * BAT7 64M Cache-inhibited, guarded
  460. * 0xe800_0000 64K NAND FLASH
  461. * 0xe804_0000 128K DUART Registers
  462. */
  463. #define CONFIG_SYS_DBAT7L (CONFIG_SYS_NAND_BASE |\
  464. BATL_PP_RW |\
  465. BATL_CACHEINHIBIT |\
  466. BATL_GUARDEDSTORAGE)
  467. #define CONFIG_SYS_DBAT7U (CONFIG_SYS_NAND_BASE |\
  468. BATU_BL_512K |\
  469. BATU_VS |\
  470. BATU_VP)
  471. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_NAND_BASE |\
  472. BATL_PP_RW |\
  473. BATL_CACHEINHIBIT)
  474. #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
  475. /*
  476. * Command configuration.
  477. */
  478. #include <config_cmd_default.h>
  479. #define CONFIG_CMD_ASKENV
  480. #define CONFIG_CMD_DATE
  481. #define CONFIG_CMD_DHCP
  482. #define CONFIG_CMD_DS4510
  483. #define CONFIG_CMD_DS4510_INFO
  484. #define CONFIG_CMD_DTT
  485. #define CONFIG_CMD_EEPROM
  486. #define CONFIG_CMD_ELF
  487. #define CONFIG_CMD_SAVEENV
  488. #define CONFIG_CMD_FLASH
  489. #define CONFIG_CMD_I2C
  490. #define CONFIG_CMD_IRQ
  491. #define CONFIG_CMD_JFFS2
  492. #define CONFIG_CMD_MII
  493. #define CONFIG_CMD_NAND
  494. #define CONFIG_CMD_NET
  495. #define CONFIG_CMD_PCA953X
  496. #define CONFIG_CMD_PCA953X_INFO
  497. #define CONFIG_CMD_PCI
  498. #define CONFIG_CMD_PING
  499. #define CONFIG_CMD_REGINFO
  500. #define CONFIG_CMD_SNTP
  501. /*
  502. * Miscellaneous configurable options
  503. */
  504. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  505. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  506. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  507. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  508. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  509. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  510. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  511. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  512. #define CONFIG_CMDLINE_EDITING 1 /* Command-line editing */
  513. #define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */
  514. #define CONFIG_BOOTDELAY 3 /* -1 disables auto-boot */
  515. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  516. #define CONFIG_PREBOOT /* enable preboot variable */
  517. #define CONFIG_FIT 1
  518. #define CONFIG_FIT_VERBOSE 1
  519. #define CONFIG_INTEGRITY /* support booting INTEGRITY OS */
  520. /*
  521. * For booting Linux, the board info and command line data
  522. * have to be in the first 16 MB of memory, since this is
  523. * the maximum mapped by the Linux kernel during initialization.
  524. */
  525. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
  526. #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
  527. /*
  528. * Boot Flags
  529. */
  530. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  531. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  532. /*
  533. * Environment Configuration
  534. */
  535. #define CONFIG_ENV_IS_IN_FLASH 1
  536. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
  537. #define CONFIG_ENV_SIZE 0x8000
  538. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  539. /*
  540. * Flash memory map:
  541. * fffc0000 - ffffffff Pri FDT (256KB)
  542. * fff80000 - fffbffff Pri U-Boot Environment (256 KB)
  543. * fff00000 - fff7ffff Pri U-Boot (512 KB)
  544. * fef00000 - ffefffff Pri OS image (16MB)
  545. * f8000000 - feefffff Pri OS Use/Filesystem (111MB)
  546. *
  547. * f7fc0000 - f7ffffff Sec FDT (256KB)
  548. * f7f80000 - f7fbffff Sec U-Boot Environment (256 KB)
  549. * f7f00000 - f7f7ffff Sec U-Boot (512 KB)
  550. * f6f00000 - f7efffff Sec OS image (16MB)
  551. * f0000000 - f6efffff Sec OS Use/Filesystem (111MB)
  552. */
  553. #define CONFIG_UBOOT1_ENV_ADDR MK_STR(0xfff00000)
  554. #define CONFIG_UBOOT2_ENV_ADDR MK_STR(0xf7f00000)
  555. #define CONFIG_FDT1_ENV_ADDR MK_STR(0xfffc0000)
  556. #define CONFIG_FDT2_ENV_ADDR MK_STR(0xf7fc0000)
  557. #define CONFIG_OS1_ENV_ADDR MK_STR(0xfef00000)
  558. #define CONFIG_OS2_ENV_ADDR MK_STR(0xf6f00000)
  559. #define CONFIG_PROG_UBOOT1 \
  560. "$download_cmd $loadaddr $ubootfile; " \
  561. "if test $? -eq 0; then " \
  562. "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
  563. "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
  564. "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \
  565. "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
  566. "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \
  567. "if test $? -ne 0; then " \
  568. "echo PROGRAM FAILED; " \
  569. "else; " \
  570. "echo PROGRAM SUCCEEDED; " \
  571. "fi; " \
  572. "else; " \
  573. "echo DOWNLOAD FAILED; " \
  574. "fi;"
  575. #define CONFIG_PROG_UBOOT2 \
  576. "$download_cmd $loadaddr $ubootfile; " \
  577. "if test $? -eq 0; then " \
  578. "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
  579. "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
  580. "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \
  581. "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
  582. "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \
  583. "if test $? -ne 0; then " \
  584. "echo PROGRAM FAILED; " \
  585. "else; " \
  586. "echo PROGRAM SUCCEEDED; " \
  587. "fi; " \
  588. "else; " \
  589. "echo DOWNLOAD FAILED; " \
  590. "fi;"
  591. #define CONFIG_BOOT_OS_NET \
  592. "$download_cmd $osaddr $osfile; " \
  593. "if test $? -eq 0; then " \
  594. "if test -n $fdtaddr; then " \
  595. "$download_cmd $fdtaddr $fdtfile; " \
  596. "if test $? -eq 0; then " \
  597. "bootm $osaddr - $fdtaddr; " \
  598. "else; " \
  599. "echo FDT DOWNLOAD FAILED; " \
  600. "fi; " \
  601. "else; " \
  602. "bootm $osaddr; " \
  603. "fi; " \
  604. "else; " \
  605. "echo OS DOWNLOAD FAILED; " \
  606. "fi;"
  607. #define CONFIG_PROG_OS1 \
  608. "$download_cmd $osaddr $osfile; " \
  609. "if test $? -eq 0; then " \
  610. "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \
  611. "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
  612. "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
  613. "if test $? -ne 0; then " \
  614. "echo OS PROGRAM FAILED; " \
  615. "else; " \
  616. "echo OS PROGRAM SUCCEEDED; " \
  617. "fi; " \
  618. "else; " \
  619. "echo OS DOWNLOAD FAILED; " \
  620. "fi;"
  621. #define CONFIG_PROG_OS2 \
  622. "$download_cmd $osaddr $osfile; " \
  623. "if test $? -eq 0; then " \
  624. "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \
  625. "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
  626. "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
  627. "if test $? -ne 0; then " \
  628. "echo OS PROGRAM FAILED; " \
  629. "else; " \
  630. "echo OS PROGRAM SUCCEEDED; " \
  631. "fi; " \
  632. "else; " \
  633. "echo OS DOWNLOAD FAILED; " \
  634. "fi;"
  635. #define CONFIG_PROG_FDT1 \
  636. "$download_cmd $fdtaddr $fdtfile; " \
  637. "if test $? -eq 0; then " \
  638. "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \
  639. "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
  640. "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
  641. "if test $? -ne 0; then " \
  642. "echo FDT PROGRAM FAILED; " \
  643. "else; " \
  644. "echo FDT PROGRAM SUCCEEDED; " \
  645. "fi; " \
  646. "else; " \
  647. "echo FDT DOWNLOAD FAILED; " \
  648. "fi;"
  649. #define CONFIG_PROG_FDT2 \
  650. "$download_cmd $fdtaddr $fdtfile; " \
  651. "if test $? -eq 0; then " \
  652. "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \
  653. "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
  654. "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
  655. "if test $? -ne 0; then " \
  656. "echo FDT PROGRAM FAILED; " \
  657. "else; " \
  658. "echo FDT PROGRAM SUCCEEDED; " \
  659. "fi; " \
  660. "else; " \
  661. "echo FDT DOWNLOAD FAILED; " \
  662. "fi;"
  663. #define CONFIG_EXTRA_ENV_SETTINGS \
  664. "autoload=yes\0" \
  665. "download_cmd=tftp\0" \
  666. "console_args=console=ttyS0,115200\0" \
  667. "root_args=root=/dev/nfs rw\0" \
  668. "misc_args=ip=on\0" \
  669. "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
  670. "bootfile=/home/user/file\0" \
  671. "osfile=/home/user/uImage-XPedite5170\0" \
  672. "fdtfile=/home/user/xpedite5170.dtb\0" \
  673. "ubootfile=/home/user/u-boot.bin\0" \
  674. "fdtaddr=c00000\0" \
  675. "osaddr=0x1000000\0" \
  676. "loadaddr=0x1000000\0" \
  677. "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \
  678. "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \
  679. "prog_os1="CONFIG_PROG_OS1"\0" \
  680. "prog_os2="CONFIG_PROG_OS2"\0" \
  681. "prog_fdt1="CONFIG_PROG_FDT1"\0" \
  682. "prog_fdt2="CONFIG_PROG_FDT2"\0" \
  683. "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
  684. "bootcmd_flash1=run set_bootargs; " \
  685. "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
  686. "bootcmd_flash2=run set_bootargs; " \
  687. "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
  688. "bootcmd=run bootcmd_flash1\0"
  689. #endif /* __CONFIG_H */