KUP4K.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /*
  2. * (C) Copyright 2000-2010
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. * Derived from ../tqm8xx/tqm8xx.c
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MPC855 1 /* This is a MPC855 CPU */
  35. #define CONFIG_KUP4K 1 /* ...on a KUP4K module */
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 115200 /* console baudrate */
  40. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  41. #define CONFIG_BOARD_TYPES 1 /* support board types */
  42. #undef CONFIG_BOOTARGS
  43. #define CONFIG_EXTRA_ENV_SETTINGS \
  44. "slot_a_boot=setenv bootargs root=/dev/sda2 ip=off;" \
  45. "run addhw; mw.b 400000 00 80; diskboot 400000 0:1; bootm 400000\0" \
  46. "slot_b_boot=setenv bootargs root=/dev/sda2 ip=off;" \
  47. "run addhw; mw.b 400000 00 80; diskboot 400000 2:1; bootm 400000\0" \
  48. "nfs_boot=mw.b 400000 00 80; dhcp; run nfsargs addip addhw; bootm 400000\0" \
  49. "fat_boot=mw.b 400000 00 80; fatload ide 2:1 400000 st.bin; run addhw; \
  50. bootm 400000 \0" \
  51. "panic_boot=echo No Bootdevice !!! reset\0" \
  52. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${rootpath}\0" \
  53. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  54. "addip=setenv bootargs ${bootargs} ip=${ipaddr}::${gatewayip}" \
  55. ":${netmask}:${hostname}:${netdev}:off\0" \
  56. "addhw=setenv bootargs ${bootargs} ${mtdparts} console=${console} ${debug} \
  57. hw=${hw} key1=${key1} panic=1 mem=${mem}\0" \
  58. "console=ttyCPM0,115200\0" \
  59. "netdev=eth0\0" \
  60. "contrast=20\0" \
  61. "silent=1\0" \
  62. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  63. "load=tftp 200000 bootloader-4k.bitmap;tftp 100000 bootloader-4k.bin\0" \
  64. "update=protect off 1:0-9;era 1:0-9;cp.b 100000 40000000 ${filesize};" \
  65. "cp.b 200000 40050000 14000\0"
  66. #define CONFIG_BOOTCOMMAND \
  67. "run fat_boot;run slot_b_boot;run slot_a_boot;run nfs_boot;run panic_boot"
  68. #define CONFIG_PREBOOT "setenv preboot; saveenv"
  69. #define CONFIG_MISC_INIT_R 1
  70. #define CONFIG_MISC_INIT_F 1
  71. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  72. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  73. #define CONFIG_WATCHDOG 1 /* watchdog enabled */
  74. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  75. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  76. /*
  77. * BOOTP options
  78. */
  79. #define CONFIG_BOOTP_SUBNETMASK
  80. #define CONFIG_BOOTP_GATEWAY
  81. #define CONFIG_BOOTP_HOSTNAME
  82. #define CONFIG_BOOTP_BOOTPATH
  83. #define CONFIG_BOOTP_BOOTFILESIZE
  84. #define CONFIG_MAC_PARTITION
  85. #define CONFIG_DOS_PARTITION
  86. /*
  87. * enable I2C and select the hardware/software driver
  88. */
  89. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  90. #define CONFIG_SOFT_I2C /* I2C bit-banged */
  91. #define CONFIG_SYS_I2C_SPEED 93000 /* 93 kHz is supposed to work */
  92. #define CONFIG_SYS_I2C_SLAVE 0xFE
  93. #ifdef CONFIG_SOFT_I2C
  94. /*
  95. * Software (bit-bang) I2C driver configuration
  96. */
  97. #define PB_SCL 0x00000020 /* PB 26 */
  98. #define PB_SDA 0x00000010 /* PB 27 */
  99. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  100. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  101. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  102. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  103. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  104. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  105. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  106. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  107. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  108. #endif /* CONFIG_SOFT_I2C */
  109. /*-----------------------------------------------------------------------
  110. * I2C Configuration
  111. */
  112. #define CONFIG_SYS_I2C_PICIO_ADDR 0x21 /* PCF8574 IO Expander */
  113. #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
  114. /* List of I2C addresses to be verified by POST */
  115. #define I2C_ADDR_LIST {CONFIG_SYS_I2C_PICIO_ADDR, \
  116. CONFIG_SYS_I2C_RTC_ADDR, \
  117. }
  118. #define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
  119. #define CONFIG_SYS_DISCOVER_PHY
  120. #define CONFIG_MII
  121. /* Define to allow the user to overwrite serial and ethaddr */
  122. #define CONFIG_ENV_OVERWRITE
  123. /*
  124. * Command line configuration.
  125. */
  126. #include <config_cmd_default.h>
  127. #define CONFIG_CMD_DATE
  128. #define CONFIG_CMD_DHCP
  129. #define CONFIG_CMD_I2C
  130. #define CONFIG_CMD_IDE
  131. #define CONFIG_CMD_MII
  132. #define CONFIG_CMD_NFS
  133. #define CONFIG_CMD_FAT
  134. #define CONFIG_CMD_SNTP
  135. #ifdef CONFIG_POST
  136. #define CONFIG_CMD_DIAG
  137. #endif
  138. /*
  139. * Miscellaneous configurable options
  140. */
  141. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  142. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  143. #if defined(CONFIG_CMD_KGDB)
  144. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  145. #else
  146. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  147. #endif
  148. /* Print Buffer Size */
  149. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  150. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  151. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  152. #define CONFIG_SYS_MEMTEST_START 0x000400000 /* memtest works on */
  153. #define CONFIG_SYS_MEMTEST_END 0x005C00000 /* 4 ... 92 MB in DRAM */
  154. #define CONFIG_SYS_ALT_MEMTEST 1
  155. #define CONFIG_SYS_MEMTEST_SCRATCH 0x90000200 /* using latch as scratch register */
  156. #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
  157. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  158. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 115200 }
  159. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1
  160. /*
  161. * Low Level Configuration Settings
  162. * (address mappings, register initial values, etc.)
  163. * You should know what you are doing if you make changes here.
  164. */
  165. /*-----------------------------------------------------------------------
  166. * Internal Memory Mapped Register
  167. */
  168. #define CONFIG_SYS_IMMR 0xFFF00000
  169. /*-----------------------------------------------------------------------
  170. * Definitions for initial stack pointer and data area (in DPRAM)
  171. */
  172. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  173. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  174. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  175. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  176. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  177. /*-----------------------------------------------------------------------
  178. * Start addresses for the final memory configuration
  179. * (Set up by the startup code)
  180. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  181. */
  182. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  183. #define CONFIG_SYS_FLASH_BASE 0x40000000
  184. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  185. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  186. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  187. /*
  188. * For booting Linux, the board info and command line data
  189. * have to be in the first 8 MB of memory, since this is
  190. * the maximum mapped by the Linux kernel during initialization.
  191. */
  192. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  193. /*-----------------------------------------------------------------------
  194. * FLASH organization
  195. */
  196. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  197. #define CONFIG_SYS_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
  198. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  199. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  200. #define CONFIG_ENV_IS_IN_FLASH 1
  201. #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  202. #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  203. #define CONFIG_ENV_SECT_SIZE 0x10000
  204. /*-----------------------------------------------------------------------
  205. * Dynamic MTD partition support
  206. */
  207. #define MTDPARTS_DEFAULT "mtdparts=40000000.flash:256k(u-boot)," \
  208. "64k(env)," \
  209. "128k(splash)," \
  210. "512k(etc)," \
  211. "64k(hw-info)"
  212. /*-----------------------------------------------------------------------
  213. * Hardware Information Block
  214. */
  215. #define CONFIG_SYS_HWINFO_OFFSET 0x000F0000 /* offset of HW Info block */
  216. #define CONFIG_SYS_HWINFO_SIZE 0x00000100 /* size of HW Info block */
  217. #define CONFIG_SYS_HWINFO_MAGIC 0x4B26500D /* 'K&P<CR>' */
  218. /*-----------------------------------------------------------------------
  219. * Cache Configuration
  220. */
  221. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  222. #if defined(CONFIG_CMD_KGDB)
  223. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  224. #endif
  225. /*-----------------------------------------------------------------------
  226. * SYPCR - System Protection Control 11-9
  227. * SYPCR can only be written once after reset!
  228. *-----------------------------------------------------------------------
  229. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  230. */
  231. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  232. /*-----------------------------------------------------------------------
  233. * SIUMCR - SIU Module Configuration 11-6
  234. *-----------------------------------------------------------------------
  235. * PCMCIA config., multi-function pin tri-state
  236. */
  237. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00)
  238. /*-----------------------------------------------------------------------
  239. * TBSCR - Time Base Status and Control 11-26
  240. *-----------------------------------------------------------------------
  241. * Clear Reference Interrupt Status, Timebase freezing enabled
  242. */
  243. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  244. /*-----------------------------------------------------------------------
  245. * RTCSC - Real-Time Clock Status and Control Register 11-27
  246. *-----------------------------------------------------------------------
  247. */
  248. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  249. /*-----------------------------------------------------------------------
  250. * PISCR - Periodic Interrupt Status and Control 11-31
  251. *-----------------------------------------------------------------------
  252. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  253. */
  254. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  255. /*-----------------------------------------------------------------------
  256. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  257. *-----------------------------------------------------------------------
  258. * Reset PLL lock status sticky bit, timer expired status bit and timer
  259. * interrupt status bit
  260. *
  261. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  262. */
  263. #define CONFIG_SYS_PLPRCR ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  264. /*-----------------------------------------------------------------------
  265. * SCCR - System Clock and reset Control Register 15-27
  266. *-----------------------------------------------------------------------
  267. * Set clock output, timebase and RTC source and divider,
  268. * power management and some other internal clocks
  269. */
  270. #define SCCR_MASK SCCR_EBDF00
  271. #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_EBDF01 | \
  272. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  273. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  274. SCCR_DFALCD00)
  275. /*-----------------------------------------------------------------------
  276. * PCMCIA stuff
  277. *-----------------------------------------------------------------------
  278. *
  279. */
  280. /* KUP4K use both slots, SLOT_A as "primary". */
  281. #define CONFIG_PCMCIA_SLOT_A 1
  282. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  283. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  284. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  285. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  286. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  287. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  288. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  289. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  290. #define PCMCIA_SOCKETS_NO 2
  291. #define PCMCIA_MEM_WIN_NO 8
  292. /*-----------------------------------------------------------------------
  293. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  294. *-----------------------------------------------------------------------
  295. */
  296. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  297. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  298. #define CONFIG_IDE_LED 1 /* LED for ide supported */
  299. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  300. #define CONFIG_SYS_IDE_MAXBUS 2
  301. #define CONFIG_SYS_IDE_MAXDEVICE 4
  302. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  303. #define CONFIG_SYS_ATA_IDE1_OFFSET (4 * CONFIG_SYS_PCMCIA_MEM_SIZE)
  304. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  305. /* Offset for data I/O */
  306. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  307. /* Offset for normal register accesses */
  308. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  309. /* Offset for alternate registers */
  310. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  311. /*-----------------------------------------------------------------------
  312. *
  313. *-----------------------------------------------------------------------
  314. *
  315. */
  316. #define CONFIG_SYS_DER 0
  317. /*
  318. * Init Memory Controller:
  319. *
  320. * BR0/1 and OR0/1 (FLASH)
  321. */
  322. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  323. /* used to re-map FLASH both when starting from SRAM or FLASH:
  324. * restrict access enough to keep SRAM working (if any)
  325. * but not too much to meddle with FLASH accesses
  326. */
  327. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  328. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  329. /*
  330. * FLASH timing:
  331. */
  332. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV2 | OR_CSNT_SAM | \
  333. OR_SCY_5_CLK | OR_EHTR | OR_BI)
  334. #define CONFIG_SYS_OR0_REMAP \
  335. (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  336. #define CONFIG_SYS_OR0_PRELIM \
  337. (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  338. #define CONFIG_SYS_BR0_PRELIM \
  339. ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  340. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  341. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  342. /*
  343. * Memory Periodic Timer Prescaler
  344. *
  345. * The Divider for PTA (refresh timer) configuration is based on an
  346. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  347. * the number of chip selects (NCS) and the actually needed refresh
  348. * rate is done by setting MPTPR.
  349. *
  350. * PTA is calculated from
  351. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  352. *
  353. * gclk CPU clock (not bus clock!)
  354. * Trefresh Refresh cycle * 4 (four word bursts used)
  355. *
  356. * 4096 Rows from SDRAM example configuration
  357. * 1000 factor s -> ms
  358. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  359. * 4 Number of refresh cycles per period
  360. * 64 Refresh cycle in ms per number of rows
  361. * --------------------------------------------
  362. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  363. *
  364. * 50 MHz => 50.000.000 / Divider = 98
  365. * 66 Mhz => 66.000.000 / Divider = 129
  366. * 80 Mhz => 80.000.000 / Divider = 156
  367. */
  368. #if defined(CONFIG_80MHz)
  369. #define CONFIG_SYS_MAMR_PTA 156
  370. #elif defined(CONFIG_66MHz)
  371. #define CONFIG_SYS_MAMR_PTA 129
  372. #else /* 50 MHz */
  373. #define CONFIG_SYS_MAMR_PTA 98
  374. #endif /*CONFIG_??MHz */
  375. /*
  376. * For 16 MBit, refresh rates could be 31.3 us
  377. * (= 64 ms / 2K = 125 / quad bursts).
  378. * For a simpler initialization, 15.6 us is used instead.
  379. *
  380. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  381. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  382. */
  383. #define CONFIG_SYS_MPTPR 0x400
  384. /*
  385. * MAMR settings for SDRAM
  386. */
  387. /* 8 column SDRAM */
  388. #define CONFIG_SYS_MAMR_8COL 0x68802114
  389. /* 9 column SDRAM */
  390. #define CONFIG_SYS_MAMR_9COL 0x68904114
  391. /*
  392. * Chip Selects
  393. */
  394. #define CONFIG_SYS_OR0
  395. #define CONFIG_SYS_BR0
  396. #define CONFIG_SYS_OR1_8COL 0xFF000A00
  397. #define CONFIG_SYS_BR1_8COL 0x00000081
  398. #define CONFIG_SYS_OR2_8COL 0xFE000A00
  399. #define CONFIG_SYS_BR2_8COL 0x01000081
  400. #define CONFIG_SYS_OR3_8COL 0xFC000A00
  401. #define CONFIG_SYS_BR3_8COL 0x02000081
  402. #define CONFIG_SYS_OR1_9COL 0xFE000A00
  403. #define CONFIG_SYS_BR1_9COL 0x00000081
  404. #define CONFIG_SYS_OR2_9COL 0xFE000A00
  405. #define CONFIG_SYS_BR2_9COL 0x02000081
  406. #define CONFIG_SYS_OR3_9COL 0xFE000A00
  407. #define CONFIG_SYS_BR3_9COL 0x04000081
  408. #define CONFIG_SYS_OR4 0xFFFF8926
  409. #define CONFIG_SYS_BR4 0x90000401
  410. #define CONFIG_SYS_OR5 0xFFC007F0 /* EPSON: 4 MB 17 WS or externel TA */
  411. #define CONFIG_SYS_BR5 0x80080801 /* Start at 0x80080000 */
  412. #define LATCH_ADDR 0x90000200
  413. /*
  414. * Internal Definitions
  415. *
  416. * Boot Flags
  417. */
  418. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  419. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  420. #define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
  421. #define CONFIG_AUTOBOOT_STOP_STR "."
  422. #define CONFIG_SILENT_CONSOLE 1
  423. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* enble null device */
  424. #define CONFIG_VERSION_VARIABLE 1
  425. /* pass open firmware flat tree */
  426. #define CONFIG_OF_LIBFDT 1
  427. #define CONFIG_OF_BOARD_SETUP 1
  428. #endif /* __CONFIG_H */