ns16550.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. /*
  2. * NS16550 Serial Port
  3. * originally from linux source (arch/ppc/boot/ns16550.h)
  4. *
  5. * Cleanup and unification
  6. * (C) 2009 by Detlev Zundel, DENX Software Engineering GmbH
  7. *
  8. * modified slightly to
  9. * have addresses as offsets from CONFIG_SYS_ISA_BASE
  10. * added a few more definitions
  11. * added prototypes for ns16550.c
  12. * reduced no of com ports to 2
  13. * modifications (c) Rob Taylor, Flying Pig Systems. 2000.
  14. *
  15. * added support for port on 64-bit bus
  16. * by Richard Danter (richard.danter@windriver.com), (C) 2005 Wind River Systems
  17. */
  18. #if (CONFIG_SYS_NS16550_REG_SIZE == 1)
  19. struct NS16550 {
  20. unsigned char rbr; /* 0 */
  21. unsigned char ier; /* 1 */
  22. unsigned char fcr; /* 2 */
  23. unsigned char lcr; /* 3 */
  24. unsigned char mcr; /* 4 */
  25. unsigned char lsr; /* 5 */
  26. unsigned char msr; /* 6 */
  27. unsigned char scr; /* 7 */
  28. #if defined(CONFIG_OMAP730)
  29. unsigned char mdr1; /* 8 */
  30. unsigned char reg9; /* 9 */
  31. unsigned char regA; /* A */
  32. unsigned char regB; /* B */
  33. unsigned char regC; /* C */
  34. unsigned char regD; /* D */
  35. unsigned char regE; /* E */
  36. unsigned char regF; /* F */
  37. unsigned char reg10; /* 10 */
  38. unsigned char ssr; /* 11*/
  39. #endif
  40. } __attribute__ ((packed));
  41. #elif (CONFIG_SYS_NS16550_REG_SIZE == 2)
  42. struct NS16550 {
  43. unsigned short rbr; /* 0 */
  44. unsigned short ier; /* 1 */
  45. unsigned short fcr; /* 2 */
  46. unsigned short lcr; /* 3 */
  47. unsigned short mcr; /* 4 */
  48. unsigned short lsr; /* 5 */
  49. unsigned short msr; /* 6 */
  50. unsigned short scr; /* 7 */
  51. } __attribute__ ((packed));
  52. #elif (CONFIG_SYS_NS16550_REG_SIZE == 4)
  53. struct NS16550 {
  54. unsigned long rbr; /* 0 r */
  55. unsigned long ier; /* 1 rw */
  56. unsigned long fcr; /* 2 w */
  57. unsigned long lcr; /* 3 rw */
  58. unsigned long mcr; /* 4 rw */
  59. unsigned long lsr; /* 5 r */
  60. unsigned long msr; /* 6 r */
  61. unsigned long scr; /* 7 rw */
  62. }; /* No need to pack an already aligned struct */
  63. #elif (CONFIG_SYS_NS16550_REG_SIZE == -4)
  64. struct NS16550 {
  65. unsigned char rbr; /* 0 */
  66. int pad1:24;
  67. unsigned char ier; /* 1 */
  68. int pad2:24;
  69. unsigned char fcr; /* 2 */
  70. int pad3:24;
  71. unsigned char lcr; /* 3 */
  72. int pad4:24;
  73. unsigned char mcr; /* 4 */
  74. int pad5:24;
  75. unsigned char lsr; /* 5 */
  76. int pad6:24;
  77. unsigned char msr; /* 6 */
  78. int pad7:24;
  79. unsigned char scr; /* 7 */
  80. int pad8:24;
  81. #if defined(CONFIG_OMAP)
  82. unsigned char mdr1; /* mode select reset TL16C750*/
  83. #endif
  84. #ifdef CONFIG_OMAP1510
  85. int pad9:24;
  86. unsigned long pad[10];
  87. unsigned char osc_12m_sel;
  88. int pad10:24;
  89. #endif
  90. } __attribute__ ((packed));
  91. #elif (CONFIG_SYS_NS16550_REG_SIZE == -8)
  92. struct NS16550 {
  93. unsigned char rbr; /* 0 */
  94. unsigned char pad0[7];
  95. unsigned char ier; /* 1 */
  96. unsigned char pad1[7];
  97. unsigned char fcr; /* 2 */
  98. unsigned char pad2[7];
  99. unsigned char lcr; /* 3 */
  100. unsigned char pad3[7];
  101. unsigned char mcr; /* 4 */
  102. unsigned char pad4[7];
  103. unsigned char lsr; /* 5 */
  104. unsigned char pad5[7];
  105. unsigned char msr; /* 6 */
  106. unsigned char pad6[7];
  107. unsigned char scr; /* 7 */
  108. unsigned char pad7[7];
  109. } __attribute__ ((packed));
  110. #else
  111. #error "Please define NS16550 registers size."
  112. #endif
  113. #define thr rbr
  114. #define iir fcr
  115. #define dll rbr
  116. #define dlm ier
  117. typedef volatile struct NS16550 *NS16550_t;
  118. /*
  119. * These are the definitions for the FIFO Control Register
  120. */
  121. #define UART_FCR_FIFO_EN 0x01 /* Fifo enable */
  122. #define UART_FCR_CLEAR_RCVR 0x02 /* Clear the RCVR FIFO */
  123. #define UART_FCR_CLEAR_XMIT 0x04 /* Clear the XMIT FIFO */
  124. #define UART_FCR_DMA_SELECT 0x08 /* For DMA applications */
  125. #define UART_FCR_TRIGGER_MASK 0xC0 /* Mask for the FIFO trigger range */
  126. #define UART_FCR_TRIGGER_1 0x00 /* Mask for trigger set at 1 */
  127. #define UART_FCR_TRIGGER_4 0x40 /* Mask for trigger set at 4 */
  128. #define UART_FCR_TRIGGER_8 0x80 /* Mask for trigger set at 8 */
  129. #define UART_FCR_TRIGGER_14 0xC0 /* Mask for trigger set at 14 */
  130. #define UART_FCR_RXSR 0x02 /* Receiver soft reset */
  131. #define UART_FCR_TXSR 0x04 /* Transmitter soft reset */
  132. /*
  133. * These are the definitions for the Modem Control Register
  134. */
  135. #define UART_MCR_DTR 0x01 /* DTR */
  136. #define UART_MCR_RTS 0x02 /* RTS */
  137. #define UART_MCR_OUT1 0x04 /* Out 1 */
  138. #define UART_MCR_OUT2 0x08 /* Out 2 */
  139. #define UART_MCR_LOOP 0x10 /* Enable loopback test mode */
  140. #define UART_MCR_DMA_EN 0x04
  141. #define UART_MCR_TX_DFR 0x08
  142. /*
  143. * These are the definitions for the Line Control Register
  144. *
  145. * Note: if the word length is 5 bits (UART_LCR_WLEN5), then setting
  146. * UART_LCR_STOP will select 1.5 stop bits, not 2 stop bits.
  147. */
  148. #define UART_LCR_WLS_MSK 0x03 /* character length select mask */
  149. #define UART_LCR_WLS_5 0x00 /* 5 bit character length */
  150. #define UART_LCR_WLS_6 0x01 /* 6 bit character length */
  151. #define UART_LCR_WLS_7 0x02 /* 7 bit character length */
  152. #define UART_LCR_WLS_8 0x03 /* 8 bit character length */
  153. #define UART_LCR_STB 0x04 /* Number of stop Bits, off = 1, on = 1.5 or 2) */
  154. #define UART_LCR_PEN 0x08 /* Parity eneble */
  155. #define UART_LCR_EPS 0x10 /* Even Parity Select */
  156. #define UART_LCR_STKP 0x20 /* Stick Parity */
  157. #define UART_LCR_SBRK 0x40 /* Set Break */
  158. #define UART_LCR_BKSE 0x80 /* Bank select enable */
  159. #define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
  160. /*
  161. * These are the definitions for the Line Status Register
  162. */
  163. #define UART_LSR_DR 0x01 /* Data ready */
  164. #define UART_LSR_OE 0x02 /* Overrun */
  165. #define UART_LSR_PE 0x04 /* Parity error */
  166. #define UART_LSR_FE 0x08 /* Framing error */
  167. #define UART_LSR_BI 0x10 /* Break */
  168. #define UART_LSR_THRE 0x20 /* Xmit holding register empty */
  169. #define UART_LSR_TEMT 0x40 /* Xmitter empty */
  170. #define UART_LSR_ERR 0x80 /* Error */
  171. #define UART_MSR_DCD 0x80 /* Data Carrier Detect */
  172. #define UART_MSR_RI 0x40 /* Ring Indicator */
  173. #define UART_MSR_DSR 0x20 /* Data Set Ready */
  174. #define UART_MSR_CTS 0x10 /* Clear to Send */
  175. #define UART_MSR_DDCD 0x08 /* Delta DCD */
  176. #define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */
  177. #define UART_MSR_DDSR 0x02 /* Delta DSR */
  178. #define UART_MSR_DCTS 0x01 /* Delta CTS */
  179. /*
  180. * These are the definitions for the Interrupt Identification Register
  181. */
  182. #define UART_IIR_NO_INT 0x01 /* No interrupts pending */
  183. #define UART_IIR_ID 0x06 /* Mask for the interrupt ID */
  184. #define UART_IIR_MSI 0x00 /* Modem status interrupt */
  185. #define UART_IIR_THRI 0x02 /* Transmitter holding register empty */
  186. #define UART_IIR_RDI 0x04 /* Receiver data interrupt */
  187. #define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */
  188. /*
  189. * These are the definitions for the Interrupt Enable Register
  190. */
  191. #define UART_IER_MSI 0x08 /* Enable Modem status interrupt */
  192. #define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */
  193. #define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */
  194. #define UART_IER_RDI 0x01 /* Enable receiver data interrupt */
  195. #ifdef CONFIG_OMAP1510
  196. #define OSC_12M_SEL 0x01 /* selects 6.5 * current clk div */
  197. #endif
  198. /* useful defaults for LCR */
  199. #define UART_LCR_8N1 0x03
  200. void NS16550_init (NS16550_t com_port, int baud_divisor);
  201. void NS16550_putc (NS16550_t com_port, char c);
  202. char NS16550_getc (NS16550_t com_port);
  203. int NS16550_tstc (NS16550_t com_port);
  204. void NS16550_reinit (NS16550_t com_port, int baud_divisor);