config_mpc85xx.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #ifndef _ASM_MPC85xx_CONFIG_H_
  21. #define _ASM_MPC85xx_CONFIG_H_
  22. /* SoC specific defines for Freescale MPC85xx (PQ3) and QorIQ processors */
  23. /* Number of TLB CAM entries we have on FSL Book-E chips */
  24. #if defined(CONFIG_E500MC)
  25. #define CONFIG_SYS_NUM_TLBCAMS 64
  26. #elif defined(CONFIG_E500)
  27. #define CONFIG_SYS_NUM_TLBCAMS 16
  28. #endif
  29. #if defined(CONFIG_MPC8536)
  30. #define CONFIG_MAX_CPUS 1
  31. #define CONFIG_SYS_FSL_NUM_LAWS 12
  32. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  33. #elif defined(CONFIG_MPC8540)
  34. #define CONFIG_MAX_CPUS 1
  35. #define CONFIG_SYS_FSL_NUM_LAWS 8
  36. #elif defined(CONFIG_MPC8541)
  37. #define CONFIG_MAX_CPUS 1
  38. #define CONFIG_SYS_FSL_NUM_LAWS 8
  39. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  40. #elif defined(CONFIG_MPC8544)
  41. #define CONFIG_MAX_CPUS 1
  42. #define CONFIG_SYS_FSL_NUM_LAWS 10
  43. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  44. #elif defined(CONFIG_MPC8548)
  45. #define CONFIG_MAX_CPUS 1
  46. #define CONFIG_SYS_FSL_NUM_LAWS 10
  47. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  48. #elif defined(CONFIG_MPC8555)
  49. #define CONFIG_MAX_CPUS 1
  50. #define CONFIG_SYS_FSL_NUM_LAWS 8
  51. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  52. #elif defined(CONFIG_MPC8560)
  53. #define CONFIG_MAX_CPUS 1
  54. #define CONFIG_SYS_FSL_NUM_LAWS 8
  55. #elif defined(CONFIG_MPC8568)
  56. #define CONFIG_MAX_CPUS 1
  57. #define CONFIG_SYS_FSL_NUM_LAWS 10
  58. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  59. #define QE_MURAM_SIZE 0x10000UL
  60. #define MAX_QE_RISC 2
  61. #define QE_NUM_OF_SNUM 28
  62. #elif defined(CONFIG_MPC8569)
  63. #define CONFIG_MAX_CPUS 1
  64. #define CONFIG_SYS_FSL_NUM_LAWS 10
  65. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  66. #define QE_MURAM_SIZE 0x20000UL
  67. #define MAX_QE_RISC 4
  68. #define QE_NUM_OF_SNUM 46
  69. #elif defined(CONFIG_MPC8572)
  70. #define CONFIG_MAX_CPUS 2
  71. #define CONFIG_SYS_FSL_NUM_LAWS 12
  72. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  73. #define CONFIG_SYS_FSL_ERRATUM_DDR_115
  74. #define CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  75. #elif defined(CONFIG_P1010)
  76. #define CONFIG_MAX_CPUS 1
  77. #define CONFIG_SYS_FSL_NUM_LAWS 12
  78. #define CONFIG_TSECV2
  79. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  80. #define CONFIG_FSL_SATA_V2
  81. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  82. #define CONFIG_NUM_DDR_CONTROLLERS 1
  83. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  84. /* P1011 is single core version of P1020 */
  85. #elif defined(CONFIG_P1011)
  86. #define CONFIG_MAX_CPUS 1
  87. #define CONFIG_SYS_FSL_NUM_LAWS 12
  88. #define CONFIG_TSECV2
  89. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  90. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  91. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  92. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  93. /* P1012 is single core version of P1021 */
  94. #elif defined(CONFIG_P1012)
  95. #define CONFIG_MAX_CPUS 1
  96. #define CONFIG_SYS_FSL_NUM_LAWS 12
  97. #define CONFIG_TSECV2
  98. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  99. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  100. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  101. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  102. /* P1013 is single core version of P1022 */
  103. #elif defined(CONFIG_P1013)
  104. #define CONFIG_MAX_CPUS 1
  105. #define CONFIG_SYS_FSL_NUM_LAWS 12
  106. #define CONFIG_TSECV2
  107. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  108. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  109. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  110. #define CONFIG_FSL_SATA_ERRATUM_A001
  111. #elif defined(CONFIG_P1014)
  112. #define CONFIG_MAX_CPUS 1
  113. #define CONFIG_SYS_FSL_NUM_LAWS 12
  114. #define CONFIG_TSECV2
  115. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  116. #define CONFIG_FSL_SATA_V2
  117. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  118. #define CONFIG_NUM_DDR_CONTROLLERS 1
  119. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  120. /* P1015 is single core version of P1024 */
  121. #elif defined(CONFIG_P1015)
  122. #define CONFIG_MAX_CPUS 1
  123. #define CONFIG_SYS_FSL_NUM_LAWS 12
  124. #define CONFIG_TSECV2
  125. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  126. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  127. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  128. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  129. /* P1016 is single core version of P1025 */
  130. #elif defined(CONFIG_P1016)
  131. #define CONFIG_MAX_CPUS 1
  132. #define CONFIG_SYS_FSL_NUM_LAWS 12
  133. #define CONFIG_TSECV2
  134. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  135. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  136. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  137. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  138. /* P1017 is single core version of P1023 */
  139. #elif defined(CONFIG_P1017)
  140. #define CONFIG_MAX_CPUS 1
  141. #define CONFIG_SYS_FSL_NUM_LAWS 12
  142. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  143. #define CONFIG_SYS_NUM_FMAN 1
  144. #define CONFIG_SYS_NUM_FM1_DTSEC 2
  145. #define CONFIG_NUM_DDR_CONTROLLERS 1
  146. #define CONFIG_SYS_QMAN_NUM_PORTALS 3
  147. #define CONFIG_SYS_BMAN_NUM_PORTALS 3
  148. #elif defined(CONFIG_P1020)
  149. #define CONFIG_MAX_CPUS 2
  150. #define CONFIG_SYS_FSL_NUM_LAWS 12
  151. #define CONFIG_TSECV2
  152. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  153. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  154. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  155. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  156. #elif defined(CONFIG_P1021)
  157. #define CONFIG_MAX_CPUS 2
  158. #define CONFIG_SYS_FSL_NUM_LAWS 12
  159. #define CONFIG_TSECV2
  160. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  161. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  162. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  163. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  164. #elif defined(CONFIG_P1022)
  165. #define CONFIG_MAX_CPUS 2
  166. #define CONFIG_SYS_FSL_NUM_LAWS 12
  167. #define CONFIG_TSECV2
  168. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  169. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  170. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  171. #define CONFIG_FSL_SATA_ERRATUM_A001
  172. #elif defined(CONFIG_P1023)
  173. #define CONFIG_MAX_CPUS 2
  174. #define CONFIG_SYS_FSL_NUM_LAWS 12
  175. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  176. #define CONFIG_SYS_NUM_FMAN 1
  177. #define CONFIG_SYS_NUM_FM1_DTSEC 2
  178. #define CONFIG_NUM_DDR_CONTROLLERS 1
  179. #define CONFIG_SYS_QMAN_NUM_PORTALS 3
  180. #define CONFIG_SYS_BMAN_NUM_PORTALS 3
  181. /* P1024 is lower end variant of P1020 */
  182. #elif defined(CONFIG_P1024)
  183. #define CONFIG_MAX_CPUS 2
  184. #define CONFIG_SYS_FSL_NUM_LAWS 12
  185. #define CONFIG_TSECV2
  186. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  187. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  188. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  189. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  190. /* P1025 is lower end variant of P1021 */
  191. #elif defined(CONFIG_P1025)
  192. #define CONFIG_MAX_CPUS 2
  193. #define CONFIG_SYS_FSL_NUM_LAWS 12
  194. #define CONFIG_TSECV2
  195. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  196. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  197. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  198. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  199. /* P2010 is single core version of P2020 */
  200. #elif defined(CONFIG_P2010)
  201. #define CONFIG_MAX_CPUS 1
  202. #define CONFIG_SYS_FSL_NUM_LAWS 12
  203. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  204. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  205. #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  206. #elif defined(CONFIG_P2020)
  207. #define CONFIG_MAX_CPUS 2
  208. #define CONFIG_SYS_FSL_NUM_LAWS 12
  209. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  210. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  211. #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  212. #elif defined(CONFIG_PPC_P2040)
  213. #define CONFIG_MAX_CPUS 4
  214. #define CONFIG_SYS_FSL_NUM_LAWS 32
  215. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  216. #define CONFIG_SYS_NUM_FMAN 1
  217. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  218. #define CONFIG_NUM_DDR_CONTROLLERS 1
  219. #elif defined(CONFIG_PPC_P3041)
  220. #define CONFIG_MAX_CPUS 4
  221. #define CONFIG_SYS_FSL_NUM_LAWS 32
  222. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  223. #define CONFIG_SYS_NUM_FMAN 1
  224. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  225. #define CONFIG_SYS_NUM_FM1_10GEC 1
  226. #define CONFIG_NUM_DDR_CONTROLLERS 1
  227. #elif defined(CONFIG_PPC_P4040)
  228. #define CONFIG_MAX_CPUS 4
  229. #define CONFIG_SYS_FSL_NUM_LAWS 32
  230. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  231. #elif defined(CONFIG_PPC_P4080)
  232. #define CONFIG_MAX_CPUS 8
  233. #define CONFIG_SYS_FSL_NUM_LAWS 32
  234. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  235. #define CONFIG_SYS_NUM_FMAN 2
  236. #define CONFIG_SYS_NUM_FM1_DTSEC 4
  237. #define CONFIG_SYS_NUM_FM2_DTSEC 4
  238. #define CONFIG_SYS_NUM_FM1_10GEC 1
  239. #define CONFIG_SYS_NUM_FM2_10GEC 1
  240. #define CONFIG_NUM_DDR_CONTROLLERS 2
  241. #define CONFIG_SYS_FSL_ERRATUM_CPC_A002
  242. #define CONFIG_SYS_FSL_ERRATUM_CPC_A003
  243. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  244. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  245. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  246. #define CONFIG_SYS_FSL_ERRATUM_ESDHC135
  247. #define CONFIG_SYS_FSL_ERRATUM_ESDHC136
  248. #define CONFIG_SYS_P4080_ERRATUM_CPU22
  249. #define CONFIG_SYS_P4080_ERRATUM_SERDES8
  250. /* P5010 is single core version of P5020 */
  251. #elif defined(CONFIG_PPC_P5010)
  252. #define CONFIG_MAX_CPUS 1
  253. #define CONFIG_SYS_FSL_NUM_LAWS 32
  254. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  255. #define CONFIG_SYS_NUM_FMAN 1
  256. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  257. #define CONFIG_SYS_NUM_FM1_10GEC 1
  258. #define CONFIG_NUM_DDR_CONTROLLERS 1
  259. #elif defined(CONFIG_PPC_P5020)
  260. #define CONFIG_MAX_CPUS 2
  261. #define CONFIG_SYS_FSL_NUM_LAWS 32
  262. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  263. #define CONFIG_SYS_NUM_FMAN 1
  264. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  265. #define CONFIG_SYS_NUM_FM1_10GEC 1
  266. #define CONFIG_NUM_DDR_CONTROLLERS 2
  267. #else
  268. #error Processor type not defined for this platform
  269. #endif
  270. #endif /* _ASM_MPC85xx_CONFIG_H_ */