start.S 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * armboot - Startup Code for ARM925 CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1510 from ARM920 code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <config.h>
  33. #include <version.h>
  34. #if defined(CONFIG_OMAP1510)
  35. #include <./configs/omap1510.h>
  36. #endif
  37. /*
  38. *************************************************************************
  39. *
  40. * Jump vector table as in table 3.1 in [1]
  41. *
  42. *************************************************************************
  43. */
  44. .globl _start
  45. _start: b reset
  46. ldr pc, _undefined_instruction
  47. ldr pc, _software_interrupt
  48. ldr pc, _prefetch_abort
  49. ldr pc, _data_abort
  50. ldr pc, _not_used
  51. ldr pc, _irq
  52. ldr pc, _fiq
  53. _undefined_instruction: .word undefined_instruction
  54. _software_interrupt: .word software_interrupt
  55. _prefetch_abort: .word prefetch_abort
  56. _data_abort: .word data_abort
  57. _not_used: .word not_used
  58. _irq: .word irq
  59. _fiq: .word fiq
  60. .balignl 16,0xdeadbeef
  61. /*
  62. *************************************************************************
  63. *
  64. * Startup Code (reset vector)
  65. *
  66. * do important init only if we don't start from memory!
  67. * setup Memory and board specific bits prior to relocation.
  68. * relocate armboot to ram
  69. * setup stack
  70. *
  71. *************************************************************************
  72. */
  73. /*
  74. * CFG_MEM_END is in the board dependent config-file (configs/config_BOARD.h)
  75. */
  76. _TEXT_BASE:
  77. .word TEXT_BASE
  78. .globl _armboot_start
  79. _armboot_start:
  80. .word _start
  81. /*
  82. * Note: _armboot_end_data and _armboot_end are defined
  83. * by the (board-dependent) linker script.
  84. * _armboot_end_data is the first usable FLASH address after armboot
  85. */
  86. .globl _armboot_end_data
  87. _armboot_end_data:
  88. .word armboot_end_data
  89. .globl _armboot_end
  90. _armboot_end:
  91. .word armboot_end
  92. /*
  93. * _armboot_real_end is the first usable RAM address behind armboot
  94. * and the various stacks
  95. */
  96. .globl _armboot_real_end
  97. _armboot_real_end:
  98. .word 0x0badc0de
  99. #ifdef CONFIG_USE_IRQ
  100. /* IRQ stack memory (calculated at run-time) */
  101. .globl IRQ_STACK_START
  102. IRQ_STACK_START:
  103. .word 0x0badc0de
  104. /* IRQ stack memory (calculated at run-time) */
  105. .globl FIQ_STACK_START
  106. FIQ_STACK_START:
  107. .word 0x0badc0de
  108. #endif
  109. /*
  110. * the actual reset code
  111. */
  112. reset:
  113. /*
  114. * set the cpu to SVC32 mode
  115. */
  116. mrs r0,cpsr
  117. bic r0,r0,#0x1f
  118. orr r0,r0,#0xd3
  119. msr cpsr,r0
  120. /*
  121. * Set up 925T mode
  122. */
  123. mov r1, #0x81 /* Set ARM925T configuration. */
  124. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  125. /*
  126. * turn off the watchdog, unlock/diable sequence
  127. */
  128. mov r1, #0xF5
  129. ldr r0, =WDTIM_MODE
  130. strh r1, [r0]
  131. mov r1, #0xA0
  132. strh r1, [r0]
  133. /*
  134. * mask all IRQs by setting all bits in the INTMR - default
  135. */
  136. mov r1, #0xffffffff
  137. ldr r0, =REG_IHL1_MIR
  138. str r1, [r0]
  139. ldr r0, =REG_IHL2_MIR
  140. str r1, [r0]
  141. /*
  142. * wait for dpll to lock
  143. */
  144. ldr r0, =CK_DPLL1
  145. mov r1, #0x10
  146. strh r1, [r0]
  147. poll1:
  148. ldrh r1, [r0]
  149. ands r1, r1, #0x01
  150. beq poll1
  151. bl cpu_init_crit
  152. relocate:
  153. /*
  154. * relocate armboot to RAM
  155. */
  156. adr r0, _start /* r0 <- current position of code */
  157. ldr r2, _armboot_start
  158. ldr r3, _armboot_end
  159. sub r2, r3, r2 /* r2 <- size of armboot */
  160. ldr r1, _TEXT_BASE /* r1 <- destination address */
  161. add r2, r0, r2 /* r2 <- source end address */
  162. /*
  163. * r0 = source address
  164. * r1 = target address
  165. * r2 = source end address
  166. */
  167. copy_loop:
  168. ldmia r0!, {r3-r10}
  169. stmia r1!, {r3-r10}
  170. cmp r0, r2
  171. ble copy_loop
  172. /* set up the stack */
  173. ldr r0, _armboot_end
  174. add r0, r0, #CONFIG_STACKSIZE
  175. sub sp, r0, #12 /* leave 3 words for abort-stack */
  176. ldr pc, _start_armboot
  177. _start_armboot: .word start_armboot
  178. /*
  179. *************************************************************************
  180. *
  181. * CPU_init_critical registers
  182. *
  183. * setup important registers
  184. * setup memory timing
  185. *
  186. *************************************************************************
  187. */
  188. cpu_init_crit:
  189. /*
  190. * flush v4 I/D caches
  191. */
  192. mov r0, #0
  193. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  194. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  195. /*
  196. * disable MMU stuff and caches
  197. */
  198. mrc p15, 0, r0, c1, c0, 0
  199. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  200. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  201. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  202. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  203. mcr p15, 0, r0, c1, c0, 0
  204. /*
  205. * Go setup Memory and board specific bits prior to relocation.
  206. */
  207. mov ip, lr /* perserve link reg across call */
  208. bl platformsetup /* go setup pll,mux,memory */
  209. mov lr, ip /* restore link */
  210. mov pc, lr /* back to my caller */
  211. /*
  212. *************************************************************************
  213. *
  214. * Interrupt handling
  215. *
  216. *************************************************************************
  217. */
  218. @
  219. @ IRQ stack frame.
  220. @
  221. #define S_FRAME_SIZE 72
  222. #define S_OLD_R0 68
  223. #define S_PSR 64
  224. #define S_PC 60
  225. #define S_LR 56
  226. #define S_SP 52
  227. #define S_IP 48
  228. #define S_FP 44
  229. #define S_R10 40
  230. #define S_R9 36
  231. #define S_R8 32
  232. #define S_R7 28
  233. #define S_R6 24
  234. #define S_R5 20
  235. #define S_R4 16
  236. #define S_R3 12
  237. #define S_R2 8
  238. #define S_R1 4
  239. #define S_R0 0
  240. #define MODE_SVC 0x13
  241. #define I_BIT 0x80
  242. /*
  243. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  244. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  245. */
  246. .macro bad_save_user_regs
  247. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  248. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  249. ldr r2, _armboot_end @ find top of stack
  250. add r2, r2, #CONFIG_STACKSIZE @ find base of normal stack
  251. sub r2, r2, #8 @ set base 2 words into abort stack
  252. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  253. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  254. add r5, sp, #S_SP
  255. mov r1, lr
  256. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  257. mov r0, sp @ save current stack into r0 (param register)
  258. .endm
  259. .macro irq_save_user_regs
  260. sub sp, sp, #S_FRAME_SIZE
  261. stmia sp, {r0 - r12} @ Calling r0-r12
  262. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  263. stmdb r8, {sp, lr}^ @ Calling SP, LR
  264. str lr, [r8, #0] @ Save calling PC
  265. mrs r6, spsr
  266. str r6, [r8, #4] @ Save CPSR
  267. str r0, [r8, #8] @ Save OLD_R0
  268. mov r0, sp
  269. .endm
  270. .macro irq_restore_user_regs
  271. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  272. mov r0, r0
  273. ldr lr, [sp, #S_PC] @ Get PC
  274. add sp, sp, #S_FRAME_SIZE
  275. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  276. .endm
  277. .macro get_bad_stack
  278. ldr r13, _armboot_end @ get bottom of stack (into sp by by user stack pointer).
  279. add r13, r13, #CONFIG_STACKSIZE @ head to reserved words at the top of the stack
  280. sub r13, r13, #8 @ reserved a couple spots in abort stack
  281. str lr, [r13] @ save caller lr in position 0 of saved stack
  282. mrs lr, spsr @ get the spsr
  283. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  284. mov r13, #MODE_SVC @ prepare SVC-Mode
  285. @ msr spsr_c, r13
  286. msr spsr, r13 @ switch modes, make sure moves will execute
  287. mov lr, pc @ capture return pc
  288. movs pc, lr @ jump to next instruction & switch modes.
  289. .endm
  290. .macro get_irq_stack @ setup IRQ stack
  291. ldr sp, IRQ_STACK_START
  292. .endm
  293. .macro get_fiq_stack @ setup FIQ stack
  294. ldr sp, FIQ_STACK_START
  295. .endm
  296. /*
  297. * exception handlers
  298. */
  299. .align 5
  300. undefined_instruction:
  301. get_bad_stack
  302. bad_save_user_regs
  303. bl do_undefined_instruction
  304. .align 5
  305. software_interrupt:
  306. get_bad_stack
  307. bad_save_user_regs
  308. bl do_software_interrupt
  309. .align 5
  310. prefetch_abort:
  311. get_bad_stack
  312. bad_save_user_regs
  313. bl do_prefetch_abort
  314. .align 5
  315. data_abort:
  316. get_bad_stack
  317. bad_save_user_regs
  318. bl do_data_abort
  319. .align 5
  320. not_used:
  321. get_bad_stack
  322. bad_save_user_regs
  323. bl do_not_used
  324. #ifdef CONFIG_USE_IRQ
  325. .align 5
  326. irq:
  327. get_irq_stack
  328. irq_save_user_regs
  329. bl do_irq
  330. irq_restore_user_regs
  331. .align 5
  332. fiq:
  333. get_fiq_stack
  334. /* someone ought to write a more effiction fiq_save_user_regs */
  335. irq_save_user_regs
  336. bl do_fiq
  337. irq_restore_user_regs
  338. #else
  339. .align 5
  340. irq:
  341. get_bad_stack
  342. bad_save_user_regs
  343. bl do_irq
  344. .align 5
  345. fiq:
  346. get_bad_stack
  347. bad_save_user_regs
  348. bl do_fiq
  349. #endif
  350. .align 5
  351. .globl reset_cpu
  352. reset_cpu:
  353. ldr r1, rstctl1 /* get clkm1 reset ctl */
  354. mov r3, #0x3 /* dsp_en + arm_rst = global reset */
  355. strh r3, [r1] /* force reset */
  356. mov r0, r0
  357. _loop_forever:
  358. b _loop_forever
  359. rstctl1:
  360. .word 0xfffece10