MPC8349EMDS.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * mpc8349emds board configuration file
  25. *
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. */
  32. #define CONFIG_E300 1 /* E300 Family */
  33. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  34. #define CONFIG_MPC834X 1 /* MPC834X family */
  35. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  36. #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
  37. #undef CONFIG_PCI
  38. #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
  39. #define PCI_66M
  40. #ifdef PCI_66M
  41. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  42. #else
  43. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  44. #endif
  45. #ifdef CONFIG_PCISLAVE
  46. #define CONFIG_PCI
  47. #define CONFIG_83XX_PCICLK 66666666 /* in Hz */
  48. #endif /* CONFIG_PCISLAVE */
  49. #ifndef CONFIG_SYS_CLK_FREQ
  50. #ifdef PCI_66M
  51. #define CONFIG_SYS_CLK_FREQ 66000000
  52. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
  53. #else
  54. #define CONFIG_SYS_CLK_FREQ 33000000
  55. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
  56. #endif
  57. #endif
  58. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  59. #define CFG_IMMR 0xE0000000
  60. #undef CFG_DRAM_TEST /* memory test, takes time */
  61. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  62. #define CFG_MEMTEST_END 0x00100000
  63. /*
  64. * DDR Setup
  65. */
  66. #define CONFIG_DDR_ECC /* support DDR ECC function */
  67. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  68. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  69. /*
  70. * 32-bit data path mode.
  71. *
  72. * Please note that using this mode for devices with the real density of 64-bit
  73. * effectively reduces the amount of available memory due to the effect of
  74. * wrapping around while translating address to row/columns, for example in the
  75. * 256MB module the upper 128MB get aliased with contents of the lower
  76. * 128MB); normally this define should be used for devices with real 32-bit
  77. * data path.
  78. */
  79. #undef CONFIG_DDR_32BIT
  80. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  81. #define CFG_SDRAM_BASE CFG_DDR_BASE
  82. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  83. #define CFG_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  84. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  85. #undef CONFIG_DDR_2T_TIMING
  86. /*
  87. * DDRCDR - DDR Control Driver Register
  88. */
  89. #define CFG_DDRCDR_VALUE 0x80080001
  90. #if defined(CONFIG_SPD_EEPROM)
  91. /*
  92. * Determine DDR configuration from I2C interface.
  93. */
  94. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  95. #else
  96. /*
  97. * Manually set up DDR parameters
  98. */
  99. #define CFG_DDR_SIZE 256 /* MB */
  100. #if defined(CONFIG_DDR_II)
  101. #define CFG_DDRCDR 0x80080001
  102. #define CFG_DDR_CS2_BNDS 0x0000000f
  103. #define CFG_DDR_CS2_CONFIG 0x80330102
  104. #define CFG_DDR_TIMING_0 0x00220802
  105. #define CFG_DDR_TIMING_1 0x38357322
  106. #define CFG_DDR_TIMING_2 0x2f9048c8
  107. #define CFG_DDR_TIMING_3 0x00000000
  108. #define CFG_DDR_CLK_CNTL 0x02000000
  109. #define CFG_DDR_MODE 0x47d00432
  110. #define CFG_DDR_MODE2 0x8000c000
  111. #define CFG_DDR_INTERVAL 0x03cf0080
  112. #define CFG_DDR_SDRAM_CFG 0x43000000
  113. #define CFG_DDR_SDRAM_CFG2 0x00401000
  114. #else
  115. #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
  116. #define CFG_DDR_TIMING_1 0x36332321
  117. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  118. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  119. #define CFG_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
  120. #if defined(CONFIG_DDR_32BIT)
  121. /* set burst length to 8 for 32-bit data path */
  122. #define CFG_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */
  123. #else
  124. /* the default burst length is 4 - for 64-bit data path */
  125. #define CFG_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */
  126. #endif
  127. #endif
  128. #endif
  129. /*
  130. * SDRAM on the Local Bus
  131. */
  132. #define CFG_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
  133. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  134. /*
  135. * FLASH on the Local Bus
  136. */
  137. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  138. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  139. #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */
  140. #define CFG_FLASH_SIZE 32 /* max flash size in MB */
  141. #define CFG_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  142. /* #define CFG_FLASH_USE_BUFFER_WRITE */
  143. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \
  144. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  145. BR_V) /* valid */
  146. #define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
  147. OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
  148. OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  149. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */
  150. #define CFG_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */
  151. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  152. #define CFG_MAX_FLASH_SECT 256 /* max sectors per device */
  153. #undef CFG_FLASH_CHECKSUM
  154. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  155. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  156. #define CFG_MID_FLASH_JUMP 0x7F000000
  157. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  158. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  159. #define CFG_RAMBOOT
  160. #else
  161. #undef CFG_RAMBOOT
  162. #endif
  163. /*
  164. * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
  165. */
  166. #define CFG_BCSR 0xE2400000
  167. #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */
  168. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
  169. #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */
  170. #define CFG_OR1_PRELIM 0xFFFFE8F0 /* length 32K */
  171. #define CONFIG_L1_INIT_RAM
  172. #define CFG_INIT_RAM_LOCK 1
  173. #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  174. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  175. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  176. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  177. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  178. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  179. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  180. /*
  181. * Local Bus LCRR and LBCR regs
  182. * LCRR: DLL bypass, Clock divider is 4
  183. * External Local Bus rate is
  184. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  185. */
  186. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  187. #define CFG_LBC_LBCR 0x00000000
  188. /*
  189. * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
  190. * if board has SRDAM on local bus, you can define CFG_LB_SDRAM
  191. */
  192. #undef CFG_LB_SDRAM
  193. #ifdef CFG_LB_SDRAM
  194. /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
  195. /*
  196. * Base Register 2 and Option Register 2 configure SDRAM.
  197. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  198. *
  199. * For BR2, need:
  200. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  201. * port-size = 32-bits = BR2[19:20] = 11
  202. * no parity checking = BR2[21:22] = 00
  203. * SDRAM for MSEL = BR2[24:26] = 011
  204. * Valid = BR[31] = 1
  205. *
  206. * 0 4 8 12 16 20 24 28
  207. * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
  208. *
  209. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  210. * FIXME: the top 17 bits of BR2.
  211. */
  212. #define CFG_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
  213. #define CFG_LBLAWBAR2_PRELIM 0xF0000000
  214. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */
  215. /*
  216. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  217. *
  218. * For OR2, need:
  219. * 64MB mask for AM, OR2[0:7] = 1111 1100
  220. * XAM, OR2[17:18] = 11
  221. * 9 columns OR2[19-21] = 010
  222. * 13 rows OR2[23-25] = 100
  223. * EAD set for extra time OR[31] = 1
  224. *
  225. * 0 4 8 12 16 20 24 28
  226. * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
  227. */
  228. #define CFG_OR2_PRELIM 0xFC006901
  229. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  230. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  231. /*
  232. * LSDMR masks
  233. */
  234. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  235. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  236. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  237. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  238. #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16))
  239. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  240. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  241. #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19))
  242. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  243. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  244. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  245. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  246. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  247. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  248. #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27))
  249. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  250. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  251. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  252. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  253. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  254. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  255. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  256. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  257. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  258. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  259. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  260. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \
  261. | CFG_LBC_LSDMR_BSMA1516 \
  262. | CFG_LBC_LSDMR_RFCR8 \
  263. | CFG_LBC_LSDMR_PRETOACT6 \
  264. | CFG_LBC_LSDMR_ACTTORW3 \
  265. | CFG_LBC_LSDMR_BL8 \
  266. | CFG_LBC_LSDMR_WRC3 \
  267. | CFG_LBC_LSDMR_CL3 \
  268. )
  269. /*
  270. * SDRAM Controller configuration sequence.
  271. */
  272. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  273. | CFG_LBC_LSDMR_OP_PCHALL)
  274. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  275. | CFG_LBC_LSDMR_OP_ARFRSH)
  276. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  277. | CFG_LBC_LSDMR_OP_ARFRSH)
  278. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  279. | CFG_LBC_LSDMR_OP_MRW)
  280. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  281. | CFG_LBC_LSDMR_OP_NORMAL)
  282. #endif
  283. /*
  284. * Serial Port
  285. */
  286. #define CONFIG_CONS_INDEX 1
  287. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  288. #define CFG_NS16550
  289. #define CFG_NS16550_SERIAL
  290. #define CFG_NS16550_REG_SIZE 1
  291. #define CFG_NS16550_CLK get_bus_freq(0)
  292. #define CFG_BAUDRATE_TABLE \
  293. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  294. #define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
  295. #define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
  296. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  297. /* Use the HUSH parser */
  298. #define CFG_HUSH_PARSER
  299. #ifdef CFG_HUSH_PARSER
  300. #define CFG_PROMPT_HUSH_PS2 "> "
  301. #endif
  302. /* pass open firmware flat tree */
  303. #define CONFIG_OF_LIBFDT 1
  304. #define CONFIG_OF_BOARD_SETUP 1
  305. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  306. /* I2C */
  307. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  308. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  309. #define CONFIG_FSL_I2C
  310. #define CONFIG_I2C_MULTI_BUS
  311. #define CONFIG_I2C_CMD_TREE
  312. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  313. #define CFG_I2C_SLAVE 0x7F
  314. #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  315. #define CFG_I2C_OFFSET 0x3000
  316. #define CFG_I2C2_OFFSET 0x3100
  317. /* SPI */
  318. #define CONFIG_MPC8XXX_SPI
  319. #undef CONFIG_SOFT_SPI /* SPI bit-banged */
  320. /* GPIOs. Used as SPI chip selects */
  321. #define CFG_GPIO1_PRELIM
  322. #define CFG_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
  323. #define CFG_GPIO1_DAT 0xC0000000 /* Both are active LOW */
  324. /* TSEC */
  325. #define CFG_TSEC1_OFFSET 0x24000
  326. #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET)
  327. #define CFG_TSEC2_OFFSET 0x25000
  328. #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET)
  329. /* USB */
  330. #define CFG_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
  331. /*
  332. * General PCI
  333. * Addresses are mapped 1-1.
  334. */
  335. #define CFG_PCI1_MEM_BASE 0x80000000
  336. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  337. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  338. #define CFG_PCI1_MMIO_BASE 0x90000000
  339. #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
  340. #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  341. #define CFG_PCI1_IO_BASE 0x00000000
  342. #define CFG_PCI1_IO_PHYS 0xE2000000
  343. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  344. #define CFG_PCI2_MEM_BASE 0xA0000000
  345. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  346. #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
  347. #define CFG_PCI2_MMIO_BASE 0xB0000000
  348. #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE
  349. #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  350. #define CFG_PCI2_IO_BASE 0x00000000
  351. #define CFG_PCI2_IO_PHYS 0xE2100000
  352. #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
  353. #if defined(CONFIG_PCI)
  354. #define PCI_ONE_PCI1
  355. #if defined(PCI_64BIT)
  356. #undef PCI_ALL_PCI1
  357. #undef PCI_TWO_PCI1
  358. #undef PCI_ONE_PCI1
  359. #endif
  360. #define CONFIG_NET_MULTI
  361. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  362. #define CONFIG_83XX_GENERIC_PCI
  363. #define CONFIG_83XX_PCI_STREAMING
  364. #undef CONFIG_EEPRO100
  365. #undef CONFIG_TULIP
  366. #if !defined(CONFIG_PCI_PNP)
  367. #define PCI_ENET0_IOADDR 0xFIXME
  368. #define PCI_ENET0_MEMADDR 0xFIXME
  369. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  370. #endif
  371. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  372. #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  373. #endif /* CONFIG_PCI */
  374. /*
  375. * TSEC configuration
  376. */
  377. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  378. #if defined(CONFIG_TSEC_ENET)
  379. #ifndef CONFIG_NET_MULTI
  380. #define CONFIG_NET_MULTI 1
  381. #endif
  382. #define CONFIG_GMII 1 /* MII PHY management */
  383. #define CONFIG_TSEC1 1
  384. #define CONFIG_TSEC1_NAME "TSEC0"
  385. #define CONFIG_TSEC2 1
  386. #define CONFIG_TSEC2_NAME "TSEC1"
  387. #define TSEC1_PHY_ADDR 0
  388. #define TSEC2_PHY_ADDR 1
  389. #define TSEC1_PHYIDX 0
  390. #define TSEC2_PHYIDX 0
  391. #define TSEC1_FLAGS TSEC_GIGABIT
  392. #define TSEC2_FLAGS TSEC_GIGABIT
  393. /* Options are: TSEC[0-1] */
  394. #define CONFIG_ETHPRIME "TSEC0"
  395. #endif /* CONFIG_TSEC_ENET */
  396. /*
  397. * Configure on-board RTC
  398. */
  399. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  400. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  401. /*
  402. * Environment
  403. */
  404. #ifndef CFG_RAMBOOT
  405. #define CONFIG_ENV_IS_IN_FLASH 1
  406. #define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  407. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  408. #define CONFIG_ENV_SIZE 0x2000
  409. /* Address and size of Redundant Environment Sector */
  410. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  411. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  412. #else
  413. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  414. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  415. #define CONFIG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  416. #define CONFIG_ENV_SIZE 0x2000
  417. #endif
  418. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  419. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  420. /*
  421. * BOOTP options
  422. */
  423. #define CONFIG_BOOTP_BOOTFILESIZE
  424. #define CONFIG_BOOTP_BOOTPATH
  425. #define CONFIG_BOOTP_GATEWAY
  426. #define CONFIG_BOOTP_HOSTNAME
  427. /*
  428. * Command line configuration.
  429. */
  430. #include <config_cmd_default.h>
  431. #define CONFIG_CMD_PING
  432. #define CONFIG_CMD_I2C
  433. #define CONFIG_CMD_DATE
  434. #define CONFIG_CMD_MII
  435. #if defined(CONFIG_PCI)
  436. #define CONFIG_CMD_PCI
  437. #endif
  438. #if defined(CFG_RAMBOOT)
  439. #undef CONFIG_CMD_ENV
  440. #undef CONFIG_CMD_LOADS
  441. #endif
  442. #undef CONFIG_WATCHDOG /* watchdog disabled */
  443. /*
  444. * Miscellaneous configurable options
  445. */
  446. #define CFG_LONGHELP /* undef to save memory */
  447. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  448. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  449. #if defined(CONFIG_CMD_KGDB)
  450. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  451. #else
  452. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  453. #endif
  454. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  455. #define CFG_MAXARGS 16 /* max number of command args */
  456. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  457. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  458. /*
  459. * For booting Linux, the board info and command line data
  460. * have to be in the first 8 MB of memory, since this is
  461. * the maximum mapped by the Linux kernel during initialization.
  462. */
  463. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  464. #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  465. #if 1 /*528/264*/
  466. #define CFG_HRCW_LOW (\
  467. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  468. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  469. HRCWL_CSB_TO_CLKIN |\
  470. HRCWL_VCO_1X2 |\
  471. HRCWL_CORE_TO_CSB_2X1)
  472. #elif 0 /*396/132*/
  473. #define CFG_HRCW_LOW (\
  474. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  475. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  476. HRCWL_CSB_TO_CLKIN |\
  477. HRCWL_VCO_1X4 |\
  478. HRCWL_CORE_TO_CSB_3X1)
  479. #elif 0 /*264/132*/
  480. #define CFG_HRCW_LOW (\
  481. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  482. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  483. HRCWL_CSB_TO_CLKIN |\
  484. HRCWL_VCO_1X4 |\
  485. HRCWL_CORE_TO_CSB_2X1)
  486. #elif 0 /*132/132*/
  487. #define CFG_HRCW_LOW (\
  488. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  489. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  490. HRCWL_CSB_TO_CLKIN |\
  491. HRCWL_VCO_1X4 |\
  492. HRCWL_CORE_TO_CSB_1X1)
  493. #elif 0 /*264/264 */
  494. #define CFG_HRCW_LOW (\
  495. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  496. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  497. HRCWL_CSB_TO_CLKIN |\
  498. HRCWL_VCO_1X4 |\
  499. HRCWL_CORE_TO_CSB_1X1)
  500. #endif
  501. #ifdef CONFIG_PCISLAVE
  502. #define CFG_HRCW_HIGH (\
  503. HRCWH_PCI_AGENT |\
  504. HRCWH_64_BIT_PCI |\
  505. HRCWH_PCI1_ARBITER_DISABLE |\
  506. HRCWH_PCI2_ARBITER_DISABLE |\
  507. HRCWH_CORE_ENABLE |\
  508. HRCWH_FROM_0X00000100 |\
  509. HRCWH_BOOTSEQ_DISABLE |\
  510. HRCWH_SW_WATCHDOG_DISABLE |\
  511. HRCWH_ROM_LOC_LOCAL_16BIT |\
  512. HRCWH_TSEC1M_IN_GMII |\
  513. HRCWH_TSEC2M_IN_GMII )
  514. #else
  515. #if defined(PCI_64BIT)
  516. #define CFG_HRCW_HIGH (\
  517. HRCWH_PCI_HOST |\
  518. HRCWH_64_BIT_PCI |\
  519. HRCWH_PCI1_ARBITER_ENABLE |\
  520. HRCWH_PCI2_ARBITER_DISABLE |\
  521. HRCWH_CORE_ENABLE |\
  522. HRCWH_FROM_0X00000100 |\
  523. HRCWH_BOOTSEQ_DISABLE |\
  524. HRCWH_SW_WATCHDOG_DISABLE |\
  525. HRCWH_ROM_LOC_LOCAL_16BIT |\
  526. HRCWH_TSEC1M_IN_GMII |\
  527. HRCWH_TSEC2M_IN_GMII )
  528. #else
  529. #define CFG_HRCW_HIGH (\
  530. HRCWH_PCI_HOST |\
  531. HRCWH_32_BIT_PCI |\
  532. HRCWH_PCI1_ARBITER_ENABLE |\
  533. HRCWH_PCI2_ARBITER_ENABLE |\
  534. HRCWH_CORE_ENABLE |\
  535. HRCWH_FROM_0X00000100 |\
  536. HRCWH_BOOTSEQ_DISABLE |\
  537. HRCWH_SW_WATCHDOG_DISABLE |\
  538. HRCWH_ROM_LOC_LOCAL_16BIT |\
  539. HRCWH_TSEC1M_IN_GMII |\
  540. HRCWH_TSEC2M_IN_GMII )
  541. #endif /* PCI_64BIT */
  542. #endif /* CONFIG_PCISLAVE */
  543. /*
  544. * System performance
  545. */
  546. #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  547. #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  548. #define CFG_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
  549. #define CFG_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
  550. #define CFG_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
  551. #define CFG_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
  552. /* System IO Config */
  553. #define CFG_SICRH SICRH_TSOBI1
  554. #define CFG_SICRL SICRL_LDP_A
  555. #define CFG_HID0_INIT 0x000000000
  556. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  557. /* #define CFG_HID0_FINAL (\
  558. HID0_ENABLE_INSTRUCTION_CACHE |\
  559. HID0_ENABLE_M_BIT |\
  560. HID0_ENABLE_ADDRESS_BROADCAST ) */
  561. #define CFG_HID2 HID2_HBE
  562. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  563. /* DDR @ 0x00000000 */
  564. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  565. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  566. /* PCI @ 0x80000000 */
  567. #ifdef CONFIG_PCI
  568. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  569. #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  570. #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  571. #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  572. #else
  573. #define CFG_IBAT1L (0)
  574. #define CFG_IBAT1U (0)
  575. #define CFG_IBAT2L (0)
  576. #define CFG_IBAT2U (0)
  577. #endif
  578. #ifdef CONFIG_MPC83XX_PCI2
  579. #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  580. #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  581. #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  582. #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  583. #else
  584. #define CFG_IBAT3L (0)
  585. #define CFG_IBAT3U (0)
  586. #define CFG_IBAT4L (0)
  587. #define CFG_IBAT4U (0)
  588. #endif
  589. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  590. #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  591. #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  592. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  593. #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  594. #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  595. #define CFG_IBAT7L (0)
  596. #define CFG_IBAT7U (0)
  597. #define CFG_DBAT0L CFG_IBAT0L
  598. #define CFG_DBAT0U CFG_IBAT0U
  599. #define CFG_DBAT1L CFG_IBAT1L
  600. #define CFG_DBAT1U CFG_IBAT1U
  601. #define CFG_DBAT2L CFG_IBAT2L
  602. #define CFG_DBAT2U CFG_IBAT2U
  603. #define CFG_DBAT3L CFG_IBAT3L
  604. #define CFG_DBAT3U CFG_IBAT3U
  605. #define CFG_DBAT4L CFG_IBAT4L
  606. #define CFG_DBAT4U CFG_IBAT4U
  607. #define CFG_DBAT5L CFG_IBAT5L
  608. #define CFG_DBAT5U CFG_IBAT5U
  609. #define CFG_DBAT6L CFG_IBAT6L
  610. #define CFG_DBAT6U CFG_IBAT6U
  611. #define CFG_DBAT7L CFG_IBAT7L
  612. #define CFG_DBAT7U CFG_IBAT7U
  613. /*
  614. * Internal Definitions
  615. *
  616. * Boot Flags
  617. */
  618. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  619. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  620. #if defined(CONFIG_CMD_KGDB)
  621. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  622. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  623. #endif
  624. /*
  625. * Environment Configuration
  626. */
  627. #define CONFIG_ENV_OVERWRITE
  628. #if defined(CONFIG_TSEC_ENET)
  629. #define CONFIG_ETHADDR 00:04:9f:ef:23:33
  630. #define CONFIG_HAS_ETH1
  631. #define CONFIG_HAS_ETH0
  632. #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21
  633. #endif
  634. #define CONFIG_IPADDR 192.168.1.253
  635. #define CONFIG_HOSTNAME mpc8349emds
  636. #define CONFIG_ROOTPATH /nfsroot/rootfs
  637. #define CONFIG_BOOTFILE uImage
  638. #define CONFIG_SERVERIP 192.168.1.1
  639. #define CONFIG_GATEWAYIP 192.168.1.1
  640. #define CONFIG_NETMASK 255.255.255.0
  641. #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
  642. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  643. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  644. #define CONFIG_BAUDRATE 115200
  645. #define CONFIG_PREBOOT "echo;" \
  646. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  647. "echo"
  648. #define CONFIG_EXTRA_ENV_SETTINGS \
  649. "netdev=eth0\0" \
  650. "hostname=mpc8349emds\0" \
  651. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  652. "nfsroot=${serverip}:${rootpath}\0" \
  653. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  654. "addip=setenv bootargs ${bootargs} " \
  655. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  656. ":${hostname}:${netdev}:off panic=1\0" \
  657. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  658. "flash_nfs=run nfsargs addip addtty;" \
  659. "bootm ${kernel_addr}\0" \
  660. "flash_self=run ramargs addip addtty;" \
  661. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  662. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  663. "bootm\0" \
  664. "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
  665. "update=protect off fe000000 fe03ffff; " \
  666. "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \
  667. "upd=run load update\0" \
  668. "fdtaddr=400000\0" \
  669. "fdtfile=mpc8349emds.dtb\0" \
  670. ""
  671. #define CONFIG_NFSBOOTCOMMAND \
  672. "setenv bootargs root=/dev/nfs rw " \
  673. "nfsroot=$serverip:$rootpath " \
  674. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  675. "console=$consoledev,$baudrate $othbootargs;" \
  676. "tftp $loadaddr $bootfile;" \
  677. "tftp $fdtaddr $fdtfile;" \
  678. "bootm $loadaddr - $fdtaddr"
  679. #define CONFIG_RAMBOOTCOMMAND \
  680. "setenv bootargs root=/dev/ram rw " \
  681. "console=$consoledev,$baudrate $othbootargs;" \
  682. "tftp $ramdiskaddr $ramdiskfile;" \
  683. "tftp $loadaddr $bootfile;" \
  684. "tftp $fdtaddr $fdtfile;" \
  685. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  686. #define CONFIG_BOOTCOMMAND "run flash_self"
  687. #endif /* __CONFIG_H */