omap4_sdp4430.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments Incorporated.
  4. * Aneesh V <aneesh@ti.com>
  5. * Steve Sakoman <steve@sakoman.com>
  6. *
  7. * Configuration settings for the TI SDP4430 board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. */
  32. #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
  33. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  34. #define CONFIG_OMAP44XX 1 /* which is a 44XX */
  35. #define CONFIG_OMAP4430 1 /* which is in a 4430 */
  36. #define CONFIG_4430SDP 1 /* working with SDP */
  37. #define CONFIG_ARCH_CPU_INIT
  38. /* Get CPU defs */
  39. #include <asm/arch/cpu.h>
  40. #include <asm/arch/omap4.h>
  41. /* Display CPU and Board Info */
  42. #define CONFIG_DISPLAY_CPUINFO 1
  43. #define CONFIG_DISPLAY_BOARDINFO 1
  44. /* Clock Defines */
  45. #define V_OSCK 38400000 /* Clock output from T2 */
  46. #define V_SCLK V_OSCK
  47. #undef CONFIG_USE_IRQ /* no support for IRQs */
  48. #define CONFIG_MISC_INIT_R
  49. #define CONFIG_OF_LIBFDT 1
  50. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  51. #define CONFIG_SETUP_MEMORY_TAGS 1
  52. #define CONFIG_INITRD_TAG 1
  53. #define CONFIG_REVISION_TAG 1
  54. /*
  55. * Size of malloc() pool
  56. * Total Size Environment - 128k
  57. * Malloc - add 256k
  58. */
  59. #define CONFIG_ENV_SIZE (128 << 10)
  60. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (256 << 10))
  61. /* Vector Base */
  62. #define CONFIG_SYS_CA9_VECTOR_BASE SRAM_ROM_VECT_BASE
  63. /*
  64. * Hardware drivers
  65. */
  66. /*
  67. * serial port - NS16550 compatible
  68. */
  69. #define V_NS16550_CLK 48000000
  70. #define CONFIG_SYS_NS16550
  71. #define CONFIG_SYS_NS16550_SERIAL
  72. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  73. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  74. #define CONFIG_CONS_INDEX 3
  75. #define CONFIG_SYS_NS16550_COM3 UART3_BASE
  76. #define CONFIG_BAUDRATE 115200
  77. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  78. 115200}
  79. /* I2C */
  80. #define CONFIG_HARD_I2C 1
  81. #define CONFIG_SYS_I2C_SPEED 100000
  82. #define CONFIG_SYS_I2C_SLAVE 1
  83. #define CONFIG_SYS_I2C_BUS 0
  84. #define CONFIG_SYS_I2C_BUS_SELECT 1
  85. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  86. #define CONFIG_I2C_MULTI_BUS 1
  87. /* TWL6030 */
  88. #define CONFIG_TWL6030_POWER 1
  89. #define CONFIG_CMD_BAT 1
  90. /* MMC */
  91. #define CONFIG_GENERIC_MMC 1
  92. #define CONFIG_MMC 1
  93. #define CONFIG_OMAP_HSMMC 1
  94. #define CONFIG_SYS_MMC_SET_DEV 1
  95. #define CONFIG_DOS_PARTITION 1
  96. /* MMC ENV related defines */
  97. #define CONFIG_ENV_IS_IN_MMC 1
  98. #define CONFIG_SYS_MMC_ENV_DEV 1 /* SLOT2: eMMC(1) */
  99. #define CONFIG_ENV_OFFSET 0xE0000
  100. /* USB */
  101. #define CONFIG_MUSB_UDC 1
  102. #define CONFIG_USB_OMAP3 1
  103. /* USB device configuration */
  104. #define CONFIG_USB_DEVICE 1
  105. #define CONFIG_USB_TTY 1
  106. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  107. /* Flash */
  108. #define CONFIG_SYS_NO_FLASH 1
  109. /* commands to include */
  110. #include <config_cmd_default.h>
  111. /* Enabled commands */
  112. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  113. #define CONFIG_CMD_FAT /* FAT support */
  114. #define CONFIG_CMD_I2C /* I2C serial bus support */
  115. #define CONFIG_CMD_MMC /* MMC support */
  116. #define CONFIG_CMD_SAVEENV
  117. /* Disabled commands */
  118. #undef CONFIG_CMD_NET
  119. #undef CONFIG_CMD_NFS
  120. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  121. #undef CONFIG_CMD_IMLS /* List all found images */
  122. /*
  123. * Environment setup
  124. */
  125. #define CONFIG_BOOTDELAY 3
  126. #define CONFIG_ENV_OVERWRITE
  127. #define CONFIG_EXTRA_ENV_SETTINGS \
  128. "loadaddr=0x82000000\0" \
  129. "console=ttyS2,115200n8\0" \
  130. "usbtty=cdc_acm\0" \
  131. "vram=16M\0" \
  132. "mmcdev=0\0" \
  133. "mmcroot=/dev/mmcblk0p2 rw\0" \
  134. "mmcrootfstype=ext3 rootwait\0" \
  135. "mmcargs=setenv bootargs console=${console} " \
  136. "vram=${vram} " \
  137. "root=${mmcroot} " \
  138. "rootfstype=${mmcrootfstype}\0" \
  139. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  140. "bootscript=echo Running bootscript from mmc${mmcdev} ...; " \
  141. "source ${loadaddr}\0" \
  142. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  143. "mmcboot=echo Booting from mmc${mmcdev} ...; " \
  144. "run mmcargs; " \
  145. "bootm ${loadaddr}\0" \
  146. #define CONFIG_BOOTCOMMAND \
  147. "if mmc rescan ${mmcdev}; then " \
  148. "if run loadbootscript; then " \
  149. "run bootscript; " \
  150. "else " \
  151. "if run loaduimage; then " \
  152. "run mmcboot; " \
  153. "fi; " \
  154. "fi; " \
  155. "fi"
  156. #define CONFIG_AUTO_COMPLETE 1
  157. /*
  158. * Miscellaneous configurable options
  159. */
  160. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  161. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  162. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  163. #define CONFIG_SYS_PROMPT "OMAP4430 SDP # "
  164. #define CONFIG_SYS_CBSIZE 256
  165. /* Print Buffer Size */
  166. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  167. sizeof(CONFIG_SYS_PROMPT) + 16)
  168. #define CONFIG_SYS_MAXARGS 16
  169. /* Boot Argument Buffer Size */
  170. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  171. /*
  172. * memtest setup
  173. */
  174. #define CONFIG_SYS_MEMTEST_START 0x80000000
  175. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (32 << 20))
  176. /* Default load address */
  177. #define CONFIG_SYS_LOAD_ADDR 0x80000000
  178. /* Use General purpose timer 1 */
  179. #define CONFIG_SYS_TIMERBASE GPT2_BASE
  180. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  181. #define CONFIG_SYS_HZ 1000
  182. /*
  183. * Stack sizes
  184. *
  185. * The stack sizes are set up in start.S using the settings below
  186. */
  187. #define CONFIG_STACKSIZE (128 << 10) /* Regular stack */
  188. #ifdef CONFIG_USE_IRQ
  189. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack */
  190. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack */
  191. #endif
  192. /*
  193. * SDRAM Memory Map
  194. * Even though we use two CS all the memory
  195. * is mapped to one contiguous block
  196. */
  197. #define CONFIG_NR_DRAM_BANKS 1
  198. #define CONFIG_SYS_SDRAM_BASE 0x80000000
  199. #define CONFIG_SYS_INIT_RAM_ADDR 0x4030D800
  200. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  201. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  202. CONFIG_SYS_INIT_RAM_SIZE - \
  203. GENERATED_GBL_DATA_SIZE)
  204. #ifndef CONFIG_SYS_L2CACHE_OFF
  205. #define CONFIG_SYS_L2_PL310 1
  206. #define CONFIG_SYS_PL310_BASE 0x48242000
  207. #endif
  208. /* Defines for SDRAM init */
  209. #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
  210. #define CONFIG_SYS_AUTOMATIC_SDRAM_DETECTION
  211. #define CONFIG_SYS_DEFAULT_LPDDR2_TIMINGS
  212. #endif
  213. #endif /* __CONFIG_H */