mpc8360emds.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. * based on board/mpc8349emds/mpc8349emds.c
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. */
  15. #include <common.h>
  16. #include <ioports.h>
  17. #include <mpc83xx.h>
  18. #include <i2c.h>
  19. #include <spd.h>
  20. #include <miiphy.h>
  21. #include <command.h>
  22. #if defined(CONFIG_PCI)
  23. #include <pci.h>
  24. #endif
  25. #if defined(CONFIG_SPD_EEPROM)
  26. #include <spd_sdram.h>
  27. #else
  28. #include <asm/mmu.h>
  29. #endif
  30. #if defined(CONFIG_OF_FLAT_TREE)
  31. #include <ft_build.h>
  32. #endif
  33. #if defined(CONFIG_OF_LIBFDT)
  34. #include <libfdt.h>
  35. #include <libfdt_env.h>
  36. #endif
  37. const qe_iop_conf_t qe_iop_conf_tab[] = {
  38. /* GETH1 */
  39. {0, 3, 1, 0, 1}, /* TxD0 */
  40. {0, 4, 1, 0, 1}, /* TxD1 */
  41. {0, 5, 1, 0, 1}, /* TxD2 */
  42. {0, 6, 1, 0, 1}, /* TxD3 */
  43. {1, 6, 1, 0, 3}, /* TxD4 */
  44. {1, 7, 1, 0, 1}, /* TxD5 */
  45. {1, 9, 1, 0, 2}, /* TxD6 */
  46. {1, 10, 1, 0, 2}, /* TxD7 */
  47. {0, 9, 2, 0, 1}, /* RxD0 */
  48. {0, 10, 2, 0, 1}, /* RxD1 */
  49. {0, 11, 2, 0, 1}, /* RxD2 */
  50. {0, 12, 2, 0, 1}, /* RxD3 */
  51. {0, 13, 2, 0, 1}, /* RxD4 */
  52. {1, 1, 2, 0, 2}, /* RxD5 */
  53. {1, 0, 2, 0, 2}, /* RxD6 */
  54. {1, 4, 2, 0, 2}, /* RxD7 */
  55. {0, 7, 1, 0, 1}, /* TX_EN */
  56. {0, 8, 1, 0, 1}, /* TX_ER */
  57. {0, 15, 2, 0, 1}, /* RX_DV */
  58. {0, 16, 2, 0, 1}, /* RX_ER */
  59. {0, 0, 2, 0, 1}, /* RX_CLK */
  60. {2, 9, 1, 0, 3}, /* GTX_CLK - CLK10 */
  61. {2, 8, 2, 0, 1}, /* GTX125 - CLK9 */
  62. /* GETH2 */
  63. {0, 17, 1, 0, 1}, /* TxD0 */
  64. {0, 18, 1, 0, 1}, /* TxD1 */
  65. {0, 19, 1, 0, 1}, /* TxD2 */
  66. {0, 20, 1, 0, 1}, /* TxD3 */
  67. {1, 2, 1, 0, 1}, /* TxD4 */
  68. {1, 3, 1, 0, 2}, /* TxD5 */
  69. {1, 5, 1, 0, 3}, /* TxD6 */
  70. {1, 8, 1, 0, 3}, /* TxD7 */
  71. {0, 23, 2, 0, 1}, /* RxD0 */
  72. {0, 24, 2, 0, 1}, /* RxD1 */
  73. {0, 25, 2, 0, 1}, /* RxD2 */
  74. {0, 26, 2, 0, 1}, /* RxD3 */
  75. {0, 27, 2, 0, 1}, /* RxD4 */
  76. {1, 12, 2, 0, 2}, /* RxD5 */
  77. {1, 13, 2, 0, 3}, /* RxD6 */
  78. {1, 11, 2, 0, 2}, /* RxD7 */
  79. {0, 21, 1, 0, 1}, /* TX_EN */
  80. {0, 22, 1, 0, 1}, /* TX_ER */
  81. {0, 29, 2, 0, 1}, /* RX_DV */
  82. {0, 30, 2, 0, 1}, /* RX_ER */
  83. {0, 31, 2, 0, 1}, /* RX_CLK */
  84. {2, 2, 1, 0, 2}, /* GTX_CLK = CLK10 */
  85. {2, 3, 2, 0, 1}, /* GTX125 - CLK4 */
  86. {0, 1, 3, 0, 2}, /* MDIO */
  87. {0, 2, 1, 0, 1}, /* MDC */
  88. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  89. };
  90. int board_early_init_f(void)
  91. {
  92. u8 *bcsr = (u8 *)CFG_BCSR;
  93. const immap_t *immr = (immap_t *)CFG_IMMR;
  94. /* Enable flash write */
  95. bcsr[0xa] &= ~0x04;
  96. /* Disable G1TXCLK, G2TXCLK h/w buffers (rev.2 h/w bug workaround) */
  97. if (immr->sysconf.spridr == SPR_8360_REV20 ||
  98. immr->sysconf.spridr == SPR_8360E_REV20 ||
  99. immr->sysconf.spridr == SPR_8360_REV21 ||
  100. immr->sysconf.spridr == SPR_8360E_REV21)
  101. bcsr[0xe] = 0x30;
  102. return 0;
  103. }
  104. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRC)
  105. extern void ddr_enable_ecc(unsigned int dram_size);
  106. #endif
  107. int fixed_sdram(void);
  108. void sdram_init(void);
  109. long int initdram(int board_type)
  110. {
  111. volatile immap_t *im = (immap_t *) CFG_IMMR;
  112. u32 msize = 0;
  113. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  114. return -1;
  115. /* DDR SDRAM - Main SODIMM */
  116. im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
  117. #if defined(CONFIG_SPD_EEPROM)
  118. msize = spd_sdram();
  119. #else
  120. msize = fixed_sdram();
  121. #endif
  122. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRC)
  123. /*
  124. * Initialize DDR ECC byte
  125. */
  126. ddr_enable_ecc(msize * 1024 * 1024);
  127. #endif
  128. /*
  129. * Initialize SDRAM if it is on local bus.
  130. */
  131. sdram_init();
  132. puts(" DDR RAM: ");
  133. /* return total bus SDRAM size(bytes) -- DDR */
  134. return (msize * 1024 * 1024);
  135. }
  136. #if !defined(CONFIG_SPD_EEPROM)
  137. /*************************************************************************
  138. * fixed sdram init -- doesn't use serial presence detect.
  139. ************************************************************************/
  140. int fixed_sdram(void)
  141. {
  142. volatile immap_t *im = (immap_t *) CFG_IMMR;
  143. u32 msize = 0;
  144. u32 ddr_size;
  145. u32 ddr_size_log2;
  146. msize = CFG_DDR_SIZE;
  147. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  148. (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
  149. if (ddr_size & 1) {
  150. return -1;
  151. }
  152. }
  153. im->sysconf.ddrlaw[0].ar =
  154. LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  155. #if (CFG_DDR_SIZE != 256)
  156. #warning Currenly any ddr size other than 256 is not supported
  157. #endif
  158. #ifdef CONFIG_DDR_II
  159. im->ddr.csbnds[0].csbnds = CFG_DDR_CS0_BNDS;
  160. im->ddr.cs_config[0] = CFG_DDR_CS0_CONFIG;
  161. im->ddr.timing_cfg_0 = CFG_DDR_TIMING_0;
  162. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  163. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  164. im->ddr.timing_cfg_3 = CFG_DDR_TIMING_3;
  165. im->ddr.sdram_cfg = CFG_DDR_SDRAM_CFG;
  166. im->ddr.sdram_cfg2 = CFG_DDR_SDRAM_CFG2;
  167. im->ddr.sdram_mode = CFG_DDR_MODE;
  168. im->ddr.sdram_mode2 = CFG_DDR_MODE2;
  169. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  170. im->ddr.sdram_clk_cntl = CFG_DDR_CLK_CNTL;
  171. #else
  172. im->ddr.csbnds[0].csbnds = 0x00000007;
  173. im->ddr.csbnds[1].csbnds = 0x0008000f;
  174. im->ddr.cs_config[0] = CFG_DDR_CONFIG;
  175. im->ddr.cs_config[1] = CFG_DDR_CONFIG;
  176. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  177. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  178. im->ddr.sdram_cfg = CFG_DDR_CONTROL;
  179. im->ddr.sdram_mode = CFG_DDR_MODE;
  180. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  181. #endif
  182. udelay(200);
  183. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  184. return msize;
  185. }
  186. #endif /*!CFG_SPD_EEPROM */
  187. int checkboard(void)
  188. {
  189. puts("Board: Freescale MPC8360EMDS\n");
  190. return 0;
  191. }
  192. /*
  193. * if MPC8360EMDS is soldered with SDRAM
  194. */
  195. #if defined(CFG_BR2_PRELIM) \
  196. && defined(CFG_OR2_PRELIM) \
  197. && defined(CFG_LBLAWBAR2_PRELIM) \
  198. && defined(CFG_LBLAWAR2_PRELIM)
  199. /*
  200. * Initialize SDRAM memory on the Local Bus.
  201. */
  202. void sdram_init(void)
  203. {
  204. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  205. volatile lbus83xx_t *lbc = &immap->lbus;
  206. uint *sdram_addr = (uint *) CFG_LBC_SDRAM_BASE;
  207. puts("\n SDRAM on Local Bus: ");
  208. print_size(CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  209. /*
  210. * Setup SDRAM Base and Option Registers, already done in cpu_init.c
  211. */
  212. /*setup mtrpt, lsrt and lbcr for LB bus */
  213. lbc->lbcr = CFG_LBC_LBCR;
  214. lbc->mrtpr = CFG_LBC_MRTPR;
  215. lbc->lsrt = CFG_LBC_LSRT;
  216. asm("sync");
  217. /*
  218. * Configure the SDRAM controller Machine Mode Register.
  219. */
  220. lbc->lsdmr = CFG_LBC_LSDMR_5; /* Normal Operation */
  221. lbc->lsdmr = CFG_LBC_LSDMR_1; /* Precharge All Banks */
  222. asm("sync");
  223. *sdram_addr = 0xff;
  224. udelay(100);
  225. /*
  226. * We need do 8 times auto refresh operation.
  227. */
  228. lbc->lsdmr = CFG_LBC_LSDMR_2;
  229. asm("sync");
  230. *sdram_addr = 0xff; /* 1 times */
  231. udelay(100);
  232. *sdram_addr = 0xff; /* 2 times */
  233. udelay(100);
  234. *sdram_addr = 0xff; /* 3 times */
  235. udelay(100);
  236. *sdram_addr = 0xff; /* 4 times */
  237. udelay(100);
  238. *sdram_addr = 0xff; /* 5 times */
  239. udelay(100);
  240. *sdram_addr = 0xff; /* 6 times */
  241. udelay(100);
  242. *sdram_addr = 0xff; /* 7 times */
  243. udelay(100);
  244. *sdram_addr = 0xff; /* 8 times */
  245. udelay(100);
  246. /* Mode register write operation */
  247. lbc->lsdmr = CFG_LBC_LSDMR_4;
  248. asm("sync");
  249. *(sdram_addr + 0xcc) = 0xff;
  250. udelay(100);
  251. /* Normal operation */
  252. lbc->lsdmr = CFG_LBC_LSDMR_5 | 0x40000000;
  253. asm("sync");
  254. *sdram_addr = 0xff;
  255. udelay(100);
  256. }
  257. #else
  258. void sdram_init(void)
  259. {
  260. puts("SDRAM on Local Bus is NOT available!\n");
  261. }
  262. #endif
  263. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_DDR_ECC_CMD)
  264. /*
  265. * ECC user commands
  266. */
  267. void ecc_print_status(void)
  268. {
  269. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  270. volatile ddr83xx_t *ddr = &immap->ddr;
  271. printf("\nECC mode: %s\n\n",
  272. (ddr->sdram_cfg & SDRAM_CFG_ECC_EN) ? "ON" : "OFF");
  273. /* Interrupts */
  274. printf("Memory Error Interrupt Enable:\n");
  275. printf(" Multiple-Bit Error Interrupt Enable: %d\n",
  276. (ddr->err_int_en & ECC_ERR_INT_EN_MBEE) ? 1 : 0);
  277. printf(" Single-Bit Error Interrupt Enable: %d\n",
  278. (ddr->err_int_en & ECC_ERR_INT_EN_SBEE) ? 1 : 0);
  279. printf(" Memory Select Error Interrupt Enable: %d\n\n",
  280. (ddr->err_int_en & ECC_ERR_INT_EN_MSEE) ? 1 : 0);
  281. /* Error disable */
  282. printf("Memory Error Disable:\n");
  283. printf(" Multiple-Bit Error Disable: %d\n",
  284. (ddr->err_disable & ECC_ERROR_DISABLE_MBED) ? 1 : 0);
  285. printf(" Sinle-Bit Error Disable: %d\n",
  286. (ddr->err_disable & ECC_ERROR_DISABLE_SBED) ? 1 : 0);
  287. printf(" Memory Select Error Disable: %d\n\n",
  288. (ddr->err_disable & ECC_ERROR_DISABLE_MSED) ? 1 : 0);
  289. /* Error injection */
  290. printf("Memory Data Path Error Injection Mask High/Low: %08lx %08lx\n",
  291. ddr->data_err_inject_hi, ddr->data_err_inject_lo);
  292. printf("Memory Data Path Error Injection Mask ECC:\n");
  293. printf(" ECC Mirror Byte: %d\n",
  294. (ddr->ecc_err_inject & ECC_ERR_INJECT_EMB) ? 1 : 0);
  295. printf(" ECC Injection Enable: %d\n",
  296. (ddr->ecc_err_inject & ECC_ERR_INJECT_EIEN) ? 1 : 0);
  297. printf(" ECC Error Injection Mask: 0x%02x\n\n",
  298. ddr->ecc_err_inject & ECC_ERR_INJECT_EEIM);
  299. /* SBE counter/threshold */
  300. printf("Memory Single-Bit Error Management (0..255):\n");
  301. printf(" Single-Bit Error Threshold: %d\n",
  302. (ddr->err_sbe & ECC_ERROR_MAN_SBET) >> ECC_ERROR_MAN_SBET_SHIFT);
  303. printf(" Single-Bit Error Counter: %d\n\n",
  304. (ddr->err_sbe & ECC_ERROR_MAN_SBEC) >> ECC_ERROR_MAN_SBEC_SHIFT);
  305. /* Error detect */
  306. printf("Memory Error Detect:\n");
  307. printf(" Multiple Memory Errors: %d\n",
  308. (ddr->err_detect & ECC_ERROR_DETECT_MME) ? 1 : 0);
  309. printf(" Multiple-Bit Error: %d\n",
  310. (ddr->err_detect & ECC_ERROR_DETECT_MBE) ? 1 : 0);
  311. printf(" Single-Bit Error: %d\n",
  312. (ddr->err_detect & ECC_ERROR_DETECT_SBE) ? 1 : 0);
  313. printf(" Memory Select Error: %d\n\n",
  314. (ddr->err_detect & ECC_ERROR_DETECT_MSE) ? 1 : 0);
  315. /* Capture data */
  316. printf("Memory Error Address Capture: 0x%08lx\n", ddr->capture_address);
  317. printf("Memory Data Path Read Capture High/Low: %08lx %08lx\n",
  318. ddr->capture_data_hi, ddr->capture_data_lo);
  319. printf("Memory Data Path Read Capture ECC: 0x%02x\n\n",
  320. ddr->capture_ecc & CAPTURE_ECC_ECE);
  321. printf("Memory Error Attributes Capture:\n");
  322. printf(" Data Beat Number: %d\n",
  323. (ddr->capture_attributes & ECC_CAPT_ATTR_BNUM) >>
  324. ECC_CAPT_ATTR_BNUM_SHIFT);
  325. printf(" Transaction Size: %d\n",
  326. (ddr->capture_attributes & ECC_CAPT_ATTR_TSIZ) >>
  327. ECC_CAPT_ATTR_TSIZ_SHIFT);
  328. printf(" Transaction Source: %d\n",
  329. (ddr->capture_attributes & ECC_CAPT_ATTR_TSRC) >>
  330. ECC_CAPT_ATTR_TSRC_SHIFT);
  331. printf(" Transaction Type: %d\n",
  332. (ddr->capture_attributes & ECC_CAPT_ATTR_TTYP) >>
  333. ECC_CAPT_ATTR_TTYP_SHIFT);
  334. printf(" Error Information Valid: %d\n\n",
  335. ddr->capture_attributes & ECC_CAPT_ATTR_VLD);
  336. }
  337. int do_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  338. {
  339. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  340. volatile ddr83xx_t *ddr = &immap->ddr;
  341. volatile u32 val;
  342. u64 *addr;
  343. u32 count;
  344. register u64 *i;
  345. u32 ret[2];
  346. u32 pattern[2];
  347. u32 writeback[2];
  348. /* The pattern is written into memory to generate error */
  349. pattern[0] = 0xfedcba98UL;
  350. pattern[1] = 0x76543210UL;
  351. /* After injecting error, re-initialize the memory with the value */
  352. writeback[0] = 0x01234567UL;
  353. writeback[1] = 0x89abcdefUL;
  354. if (argc > 4) {
  355. printf("Usage:\n%s\n", cmdtp->usage);
  356. return 1;
  357. }
  358. if (argc == 2) {
  359. if (strcmp(argv[1], "status") == 0) {
  360. ecc_print_status();
  361. return 0;
  362. } else if (strcmp(argv[1], "captureclear") == 0) {
  363. ddr->capture_address = 0;
  364. ddr->capture_data_hi = 0;
  365. ddr->capture_data_lo = 0;
  366. ddr->capture_ecc = 0;
  367. ddr->capture_attributes = 0;
  368. return 0;
  369. }
  370. }
  371. if (argc == 3) {
  372. if (strcmp(argv[1], "sbecnt") == 0) {
  373. val = simple_strtoul(argv[2], NULL, 10);
  374. if (val > 255) {
  375. printf("Incorrect Counter value, "
  376. "should be 0..255\n");
  377. return 1;
  378. }
  379. val = (val << ECC_ERROR_MAN_SBEC_SHIFT);
  380. val |= (ddr->err_sbe & ECC_ERROR_MAN_SBET);
  381. ddr->err_sbe = val;
  382. return 0;
  383. } else if (strcmp(argv[1], "sbethr") == 0) {
  384. val = simple_strtoul(argv[2], NULL, 10);
  385. if (val > 255) {
  386. printf("Incorrect Counter value, "
  387. "should be 0..255\n");
  388. return 1;
  389. }
  390. val = (val << ECC_ERROR_MAN_SBET_SHIFT);
  391. val |= (ddr->err_sbe & ECC_ERROR_MAN_SBEC);
  392. ddr->err_sbe = val;
  393. return 0;
  394. } else if (strcmp(argv[1], "errdisable") == 0) {
  395. val = ddr->err_disable;
  396. if (strcmp(argv[2], "+sbe") == 0) {
  397. val |= ECC_ERROR_DISABLE_SBED;
  398. } else if (strcmp(argv[2], "+mbe") == 0) {
  399. val |= ECC_ERROR_DISABLE_MBED;
  400. } else if (strcmp(argv[2], "+mse") == 0) {
  401. val |= ECC_ERROR_DISABLE_MSED;
  402. } else if (strcmp(argv[2], "+all") == 0) {
  403. val |= (ECC_ERROR_DISABLE_SBED |
  404. ECC_ERROR_DISABLE_MBED |
  405. ECC_ERROR_DISABLE_MSED);
  406. } else if (strcmp(argv[2], "-sbe") == 0) {
  407. val &= ~ECC_ERROR_DISABLE_SBED;
  408. } else if (strcmp(argv[2], "-mbe") == 0) {
  409. val &= ~ECC_ERROR_DISABLE_MBED;
  410. } else if (strcmp(argv[2], "-mse") == 0) {
  411. val &= ~ECC_ERROR_DISABLE_MSED;
  412. } else if (strcmp(argv[2], "-all") == 0) {
  413. val &= ~(ECC_ERROR_DISABLE_SBED |
  414. ECC_ERROR_DISABLE_MBED |
  415. ECC_ERROR_DISABLE_MSED);
  416. } else {
  417. printf("Incorrect err_disable field\n");
  418. return 1;
  419. }
  420. ddr->err_disable = val;
  421. __asm__ __volatile__("sync");
  422. __asm__ __volatile__("isync");
  423. return 0;
  424. } else if (strcmp(argv[1], "errdetectclr") == 0) {
  425. val = ddr->err_detect;
  426. if (strcmp(argv[2], "mme") == 0) {
  427. val |= ECC_ERROR_DETECT_MME;
  428. } else if (strcmp(argv[2], "sbe") == 0) {
  429. val |= ECC_ERROR_DETECT_SBE;
  430. } else if (strcmp(argv[2], "mbe") == 0) {
  431. val |= ECC_ERROR_DETECT_MBE;
  432. } else if (strcmp(argv[2], "mse") == 0) {
  433. val |= ECC_ERROR_DETECT_MSE;
  434. } else if (strcmp(argv[2], "all") == 0) {
  435. val |= (ECC_ERROR_DETECT_MME |
  436. ECC_ERROR_DETECT_MBE |
  437. ECC_ERROR_DETECT_SBE |
  438. ECC_ERROR_DETECT_MSE);
  439. } else {
  440. printf("Incorrect err_detect field\n");
  441. return 1;
  442. }
  443. ddr->err_detect = val;
  444. return 0;
  445. } else if (strcmp(argv[1], "injectdatahi") == 0) {
  446. val = simple_strtoul(argv[2], NULL, 16);
  447. ddr->data_err_inject_hi = val;
  448. return 0;
  449. } else if (strcmp(argv[1], "injectdatalo") == 0) {
  450. val = simple_strtoul(argv[2], NULL, 16);
  451. ddr->data_err_inject_lo = val;
  452. return 0;
  453. } else if (strcmp(argv[1], "injectecc") == 0) {
  454. val = simple_strtoul(argv[2], NULL, 16);
  455. if (val > 0xff) {
  456. printf("Incorrect ECC inject mask, "
  457. "should be 0x00..0xff\n");
  458. return 1;
  459. }
  460. val |= (ddr->ecc_err_inject & ~ECC_ERR_INJECT_EEIM);
  461. ddr->ecc_err_inject = val;
  462. return 0;
  463. } else if (strcmp(argv[1], "inject") == 0) {
  464. val = ddr->ecc_err_inject;
  465. if (strcmp(argv[2], "en") == 0)
  466. val |= ECC_ERR_INJECT_EIEN;
  467. else if (strcmp(argv[2], "dis") == 0)
  468. val &= ~ECC_ERR_INJECT_EIEN;
  469. else
  470. printf("Incorrect command\n");
  471. ddr->ecc_err_inject = val;
  472. __asm__ __volatile__("sync");
  473. __asm__ __volatile__("isync");
  474. return 0;
  475. } else if (strcmp(argv[1], "mirror") == 0) {
  476. val = ddr->ecc_err_inject;
  477. if (strcmp(argv[2], "en") == 0)
  478. val |= ECC_ERR_INJECT_EMB;
  479. else if (strcmp(argv[2], "dis") == 0)
  480. val &= ~ECC_ERR_INJECT_EMB;
  481. else
  482. printf("Incorrect command\n");
  483. ddr->ecc_err_inject = val;
  484. return 0;
  485. }
  486. }
  487. if (argc == 4) {
  488. if (strcmp(argv[1], "testdw") == 0) {
  489. addr = (u64 *) simple_strtoul(argv[2], NULL, 16);
  490. count = simple_strtoul(argv[3], NULL, 16);
  491. if ((u32) addr % 8) {
  492. printf("Address not alligned on "
  493. "double word boundary\n");
  494. return 1;
  495. }
  496. disable_interrupts();
  497. for (i = addr; i < addr + count; i++) {
  498. /* enable injects */
  499. ddr->ecc_err_inject |= ECC_ERR_INJECT_EIEN;
  500. __asm__ __volatile__("sync");
  501. __asm__ __volatile__("isync");
  502. /* write memory location injecting errors */
  503. ppcDWstore((u32 *) i, pattern);
  504. __asm__ __volatile__("sync");
  505. /* disable injects */
  506. ddr->ecc_err_inject &= ~ECC_ERR_INJECT_EIEN;
  507. __asm__ __volatile__("sync");
  508. __asm__ __volatile__("isync");
  509. /* read data, this generates ECC error */
  510. ppcDWload((u32 *) i, ret);
  511. __asm__ __volatile__("sync");
  512. /* re-initialize memory, double word write the location again,
  513. * generates new ECC code this time */
  514. ppcDWstore((u32 *) i, writeback);
  515. __asm__ __volatile__("sync");
  516. }
  517. enable_interrupts();
  518. return 0;
  519. }
  520. if (strcmp(argv[1], "testword") == 0) {
  521. addr = (u64 *) simple_strtoul(argv[2], NULL, 16);
  522. count = simple_strtoul(argv[3], NULL, 16);
  523. if ((u32) addr % 8) {
  524. printf("Address not alligned on "
  525. "double word boundary\n");
  526. return 1;
  527. }
  528. disable_interrupts();
  529. for (i = addr; i < addr + count; i++) {
  530. /* enable injects */
  531. ddr->ecc_err_inject |= ECC_ERR_INJECT_EIEN;
  532. __asm__ __volatile__("sync");
  533. __asm__ __volatile__("isync");
  534. /* write memory location injecting errors */
  535. *(u32 *) i = 0xfedcba98UL;
  536. __asm__ __volatile__("sync");
  537. /* sub double word write,
  538. * bus will read-modify-write,
  539. * generates ECC error */
  540. *((u32 *) i + 1) = 0x76543210UL;
  541. __asm__ __volatile__("sync");
  542. /* disable injects */
  543. ddr->ecc_err_inject &= ~ECC_ERR_INJECT_EIEN;
  544. __asm__ __volatile__("sync");
  545. __asm__ __volatile__("isync");
  546. /* re-initialize memory,
  547. * double word write the location again,
  548. * generates new ECC code this time */
  549. ppcDWstore((u32 *) i, writeback);
  550. __asm__ __volatile__("sync");
  551. }
  552. enable_interrupts();
  553. return 0;
  554. }
  555. }
  556. printf("Usage:\n%s\n", cmdtp->usage);
  557. return 1;
  558. }
  559. U_BOOT_CMD(ecc, 4, 0, do_ecc,
  560. "ecc - support for DDR ECC features\n",
  561. "status - print out status info\n"
  562. "ecc captureclear - clear capture regs data\n"
  563. "ecc sbecnt <val> - set Single-Bit Error counter\n"
  564. "ecc sbethr <val> - set Single-Bit Threshold\n"
  565. "ecc errdisable <flag> - clear/set disable Memory Error Disable, flag:\n"
  566. " [-|+]sbe - Single-Bit Error\n"
  567. " [-|+]mbe - Multiple-Bit Error\n"
  568. " [-|+]mse - Memory Select Error\n"
  569. " [-|+]all - all errors\n"
  570. "ecc errdetectclr <flag> - clear Memory Error Detect, flag:\n"
  571. " mme - Multiple Memory Errors\n"
  572. " sbe - Single-Bit Error\n"
  573. " mbe - Multiple-Bit Error\n"
  574. " mse - Memory Select Error\n"
  575. " all - all errors\n"
  576. "ecc injectdatahi <hi> - set Memory Data Path Error Injection Mask High\n"
  577. "ecc injectdatalo <lo> - set Memory Data Path Error Injection Mask Low\n"
  578. "ecc injectecc <ecc> - set ECC Error Injection Mask\n"
  579. "ecc inject <en|dis> - enable/disable error injection\n"
  580. "ecc mirror <en|dis> - enable/disable mirror byte\n"
  581. "ecc testdw <addr> <cnt> - test mem region with double word access:\n"
  582. " - enables injects\n"
  583. " - writes pattern injecting errors with double word access\n"
  584. " - disables injects\n"
  585. " - reads pattern back with double word access, generates error\n"
  586. " - re-inits memory\n"
  587. "ecc testword <addr> <cnt> - test mem region with word access:\n"
  588. " - enables injects\n"
  589. " - writes pattern injecting errors with word access\n"
  590. " - writes pattern with word access, generates error\n"
  591. " - disables injects\n" " - re-inits memory");
  592. #endif /* if defined(CONFIG_DDR_ECC) && defined(CONFIG_DDR_ECC_CMD) */
  593. #if (defined(CONFIG_OF_FLAT_TREE) || defined(CONFIG_OF_LIBFDT)) \
  594. && defined(CONFIG_OF_BOARD_SETUP)
  595. /*
  596. * Prototypes of functions that we use.
  597. */
  598. void ft_cpu_setup(void *blob, bd_t *bd);
  599. #ifdef CONFIG_PCI
  600. void ft_pci_setup(void *blob, bd_t *bd);
  601. #endif
  602. void
  603. ft_board_setup(void *blob, bd_t *bd)
  604. {
  605. #if defined(CONFIG_OF_LIBFDT)
  606. int nodeoffset;
  607. int tmp[2];
  608. nodeoffset = fdt_path_offset (fdt, "/memory");
  609. if (nodeoffset >= 0) {
  610. tmp[0] = cpu_to_be32(bd->bi_memstart);
  611. tmp[1] = cpu_to_be32(bd->bi_memsize);
  612. fdt_setprop(fdt, nodeoffset, "reg", tmp, sizeof(tmp));
  613. }
  614. #else
  615. u32 *p;
  616. int len;
  617. p = ft_get_prop(blob, "/memory/reg", &len);
  618. if (p != NULL) {
  619. *p++ = cpu_to_be32(bd->bi_memstart);
  620. *p = cpu_to_be32(bd->bi_memsize);
  621. }
  622. #endif
  623. #ifdef CONFIG_PCI
  624. ft_pci_setup(blob, bd);
  625. #endif
  626. ft_cpu_setup(blob, bd);
  627. }
  628. #endif /* CONFIG_OF_x */