MPC8572DS.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780
  1. /*
  2. * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8572ds board configuration file
  24. *
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #include "../board/freescale/common/ics307_clk.h"
  29. #ifdef CONFIG_36BIT
  30. #define CONFIG_PHYS_64BIT
  31. #endif
  32. #ifdef CONFIG_NAND
  33. #define CONFIG_NAND_U_BOOT
  34. #define CONFIG_RAMBOOT_NAND
  35. #ifdef CONFIG_NAND_SPL
  36. #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
  37. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
  38. #else
  39. #define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
  40. #define CONFIG_SYS_TEXT_BASE 0xf8f82000
  41. #endif /* CONFIG_NAND_SPL */
  42. #endif
  43. #ifndef CONFIG_SYS_TEXT_BASE
  44. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  45. #endif
  46. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  47. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  48. #endif
  49. #ifndef CONFIG_SYS_MONITOR_BASE
  50. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  51. #endif
  52. /* High Level Configuration Options */
  53. #define CONFIG_BOOKE 1 /* BOOKE */
  54. #define CONFIG_E500 1 /* BOOKE e500 family */
  55. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  56. #define CONFIG_MPC8572 1
  57. #define CONFIG_MPC8572DS 1
  58. #define CONFIG_MP 1 /* support multiple processors */
  59. #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
  60. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  61. #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
  62. #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
  63. #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
  64. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  65. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  66. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  67. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  68. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  69. #define CONFIG_ENV_OVERWRITE
  70. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  71. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
  72. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  73. /*
  74. * These can be toggled for performance analysis, otherwise use default.
  75. */
  76. #define CONFIG_L2_CACHE /* toggle L2 cache */
  77. #define CONFIG_BTB /* toggle branch predition */
  78. #define CONFIG_ENABLE_36BIT_PHYS 1
  79. #ifdef CONFIG_PHYS_64BIT
  80. #define CONFIG_ADDR_MAP 1
  81. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  82. #endif
  83. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  84. #define CONFIG_SYS_MEMTEST_END 0x7fffffff
  85. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  86. /*
  87. * Config the L2 Cache as L2 SRAM
  88. */
  89. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  90. #ifdef CONFIG_PHYS_64BIT
  91. #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
  92. #else
  93. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  94. #endif
  95. #define CONFIG_SYS_L2_SIZE (512 << 10)
  96. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  97. #define CONFIG_SYS_CCSRBAR 0xffe00000
  98. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  99. #if defined(CONFIG_NAND_SPL)
  100. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  101. #endif
  102. /* DDR Setup */
  103. #define CONFIG_VERY_BIG_RAM
  104. #define CONFIG_FSL_DDR2
  105. #undef CONFIG_FSL_DDR_INTERACTIVE
  106. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  107. #define CONFIG_DDR_SPD
  108. #define CONFIG_DDR_ECC
  109. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  110. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  111. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  112. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  113. #define CONFIG_NUM_DDR_CONTROLLERS 2
  114. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  115. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  116. /* I2C addresses of SPD EEPROMs */
  117. #define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
  118. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  119. #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
  120. /* These are used when DDR doesn't use SPD. */
  121. #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
  122. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
  123. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
  124. #define CONFIG_SYS_DDR_TIMING_3 0x00020000
  125. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  126. #define CONFIG_SYS_DDR_TIMING_1 0x626b2634
  127. #define CONFIG_SYS_DDR_TIMING_2 0x062874cf
  128. #define CONFIG_SYS_DDR_MODE_1 0x00440462
  129. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  130. #define CONFIG_SYS_DDR_INTERVAL 0x0c300100
  131. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  132. #define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
  133. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  134. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  135. #define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
  136. #define CONFIG_SYS_DDR_CONTROL2 0x24400000
  137. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  138. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  139. #define CONFIG_SYS_DDR_SBE 0x00010000
  140. /*
  141. * Make sure required options are set
  142. */
  143. #ifndef CONFIG_SPD_EEPROM
  144. #error ("CONFIG_SPD_EEPROM is required")
  145. #endif
  146. #undef CONFIG_CLOCKS_IN_MHZ
  147. /*
  148. * Memory map
  149. *
  150. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  151. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  152. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  153. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  154. *
  155. * Localbus cacheable (TBD)
  156. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  157. *
  158. * Localbus non-cacheable
  159. * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
  160. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  161. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  162. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  163. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  164. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  165. */
  166. /*
  167. * Local Bus Definitions
  168. */
  169. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
  170. #ifdef CONFIG_PHYS_64BIT
  171. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  172. #else
  173. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  174. #endif
  175. #define CONFIG_FLASH_BR_PRELIM \
  176. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
  177. #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
  178. #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  179. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  180. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  181. #define CONFIG_SYS_FLASH_QUIET_TEST
  182. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  183. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  184. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  185. #undef CONFIG_SYS_FLASH_CHECKSUM
  186. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  187. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  188. #if defined(CONFIG_RAMBOOT_NAND)
  189. #define CONFIG_SYS_RAMBOOT
  190. #define CONFIG_SYS_EXTRA_ENV_RELOC
  191. #else
  192. #undef CONFIG_SYS_RAMBOOT
  193. #endif
  194. #define CONFIG_FLASH_CFI_DRIVER
  195. #define CONFIG_SYS_FLASH_CFI
  196. #define CONFIG_SYS_FLASH_EMPTY_INFO
  197. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  198. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  199. #define CONFIG_HWCONFIG /* enable hwconfig */
  200. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  201. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  202. #ifdef CONFIG_PHYS_64BIT
  203. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  204. #else
  205. #define PIXIS_BASE_PHYS PIXIS_BASE
  206. #endif
  207. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  208. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  209. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  210. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  211. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  212. #define PIXIS_CSR 0x3 /* PIXIS General control/status register */
  213. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  214. #define PIXIS_PWR 0x5 /* PIXIS Power status register */
  215. #define PIXIS_AUX 0x6 /* Auxiliary 1 register */
  216. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  217. #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
  218. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  219. #define PIXIS_VSTAT 0x11 /* VELA Status Register */
  220. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  221. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  222. #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
  223. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  224. #define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
  225. #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
  226. #define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
  227. #define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
  228. #define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
  229. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  230. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  231. #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
  232. #define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
  233. #define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
  234. #define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
  235. #define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
  236. #define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
  237. #define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
  238. #define PIXIS_VWATCH 0x24 /* Watchdog Register */
  239. #define PIXIS_LED 0x25 /* LED Register */
  240. #define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
  241. /* old pixis referenced names */
  242. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  243. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  244. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
  245. #define PIXIS_VSPEED2_TSEC1SER 0x8
  246. #define PIXIS_VSPEED2_TSEC2SER 0x4
  247. #define PIXIS_VSPEED2_TSEC3SER 0x2
  248. #define PIXIS_VSPEED2_TSEC4SER 0x1
  249. #define PIXIS_VCFGEN1_TSEC1SER 0x20
  250. #define PIXIS_VCFGEN1_TSEC2SER 0x20
  251. #define PIXIS_VCFGEN1_TSEC3SER 0x20
  252. #define PIXIS_VCFGEN1_TSEC4SER 0x20
  253. #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
  254. | PIXIS_VSPEED2_TSEC2SER \
  255. | PIXIS_VSPEED2_TSEC3SER \
  256. | PIXIS_VSPEED2_TSEC4SER)
  257. #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
  258. | PIXIS_VCFGEN1_TSEC2SER \
  259. | PIXIS_VCFGEN1_TSEC3SER \
  260. | PIXIS_VCFGEN1_TSEC4SER)
  261. #define CONFIG_SYS_INIT_RAM_LOCK 1
  262. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  263. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  264. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  265. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  266. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  267. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  268. #ifndef CONFIG_NAND_SPL
  269. #define CONFIG_SYS_NAND_BASE 0xffa00000
  270. #ifdef CONFIG_PHYS_64BIT
  271. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  272. #else
  273. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  274. #endif
  275. #else
  276. #define CONFIG_SYS_NAND_BASE 0xfff00000
  277. #ifdef CONFIG_PHYS_64BIT
  278. #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
  279. #else
  280. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  281. #endif
  282. #endif
  283. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
  284. CONFIG_SYS_NAND_BASE + 0x40000, \
  285. CONFIG_SYS_NAND_BASE + 0x80000,\
  286. CONFIG_SYS_NAND_BASE + 0xC0000}
  287. #define CONFIG_SYS_MAX_NAND_DEVICE 4
  288. #define CONFIG_MTD_NAND_VERIFY_WRITE
  289. #define CONFIG_CMD_NAND 1
  290. #define CONFIG_NAND_FSL_ELBC 1
  291. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  292. /* NAND boot: 4K NAND loader config */
  293. #define CONFIG_SYS_NAND_SPL_SIZE 0x1000
  294. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
  295. #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
  296. #define CONFIG_SYS_NAND_U_BOOT_START \
  297. (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
  298. #define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
  299. #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
  300. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
  301. /* NAND flash config */
  302. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  303. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  304. | BR_PS_8 /* Port Size = 8 bit */ \
  305. | BR_MS_FCM /* MSEL = FCM */ \
  306. | BR_V) /* valid */
  307. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  308. | OR_FCM_PGS /* Large Page*/ \
  309. | OR_FCM_CSCT \
  310. | OR_FCM_CST \
  311. | OR_FCM_CHT \
  312. | OR_FCM_SCY_1 \
  313. | OR_FCM_TRLX \
  314. | OR_FCM_EHTR)
  315. #ifdef CONFIG_RAMBOOT_NAND
  316. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  317. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  318. #define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  319. #define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  320. #else
  321. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  322. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  323. #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  324. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  325. #endif
  326. #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
  327. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  328. | BR_PS_8 /* Port Size = 8 bit */ \
  329. | BR_MS_FCM /* MSEL = FCM */ \
  330. | BR_V) /* valid */
  331. #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  332. #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
  333. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  334. | BR_PS_8 /* Port Size = 8 bit */ \
  335. | BR_MS_FCM /* MSEL = FCM */ \
  336. | BR_V) /* valid */
  337. #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  338. #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
  339. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  340. | BR_PS_8 /* Port Size = 8 bit */ \
  341. | BR_MS_FCM /* MSEL = FCM */ \
  342. | BR_V) /* valid */
  343. #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  344. /* Serial Port - controlled on board with jumper J8
  345. * open - index 2
  346. * shorted - index 1
  347. */
  348. #define CONFIG_CONS_INDEX 1
  349. #define CONFIG_SYS_NS16550
  350. #define CONFIG_SYS_NS16550_SERIAL
  351. #define CONFIG_SYS_NS16550_REG_SIZE 1
  352. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  353. #ifdef CONFIG_NAND_SPL
  354. #define CONFIG_NS16550_MIN_FUNCTIONS
  355. #endif
  356. #define CONFIG_SYS_BAUDRATE_TABLE \
  357. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  358. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  359. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  360. /* Use the HUSH parser */
  361. #define CONFIG_SYS_HUSH_PARSER
  362. /*
  363. * Pass open firmware flat tree
  364. */
  365. #define CONFIG_OF_LIBFDT 1
  366. #define CONFIG_OF_BOARD_SETUP 1
  367. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  368. /* new uImage format support */
  369. #define CONFIG_FIT 1
  370. #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
  371. /* I2C */
  372. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  373. #define CONFIG_HARD_I2C /* I2C with hardware support */
  374. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  375. #define CONFIG_I2C_MULTI_BUS
  376. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  377. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  378. #define CONFIG_SYS_I2C_SLAVE 0x7F
  379. #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
  380. #define CONFIG_SYS_I2C_OFFSET 0x3000
  381. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  382. /*
  383. * I2C2 EEPROM
  384. */
  385. #define CONFIG_ID_EEPROM
  386. #ifdef CONFIG_ID_EEPROM
  387. #define CONFIG_SYS_I2C_EEPROM_NXID
  388. #endif
  389. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  390. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  391. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  392. /*
  393. * General PCI
  394. * Memory space is mapped 1-1, but I/O space must start from 0.
  395. */
  396. /* controller 3, direct to uli, tgtid 3, Base address 8000 */
  397. #define CONFIG_SYS_PCIE3_NAME "ULI"
  398. #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
  399. #ifdef CONFIG_PHYS_64BIT
  400. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  401. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
  402. #else
  403. #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
  404. #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
  405. #endif
  406. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  407. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
  408. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  409. #ifdef CONFIG_PHYS_64BIT
  410. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
  411. #else
  412. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
  413. #endif
  414. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  415. /* controller 2, Slot 2, tgtid 2, Base address 9000 */
  416. #define CONFIG_SYS_PCIE2_NAME "Slot 1"
  417. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  418. #ifdef CONFIG_PHYS_64BIT
  419. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  420. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  421. #else
  422. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  423. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  424. #endif
  425. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  426. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  427. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  428. #ifdef CONFIG_PHYS_64BIT
  429. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
  430. #else
  431. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  432. #endif
  433. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  434. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  435. #define CONFIG_SYS_PCIE1_NAME "Slot 2"
  436. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  437. #ifdef CONFIG_PHYS_64BIT
  438. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  439. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
  440. #else
  441. #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
  442. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
  443. #endif
  444. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  445. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  446. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  447. #ifdef CONFIG_PHYS_64BIT
  448. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
  449. #else
  450. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
  451. #endif
  452. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  453. #if defined(CONFIG_PCI)
  454. /*PCIE video card used*/
  455. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
  456. /* video */
  457. #define CONFIG_VIDEO
  458. #if defined(CONFIG_VIDEO)
  459. #define CONFIG_BIOSEMU
  460. #define CONFIG_CFB_CONSOLE
  461. #define CONFIG_VIDEO_SW_CURSOR
  462. #define CONFIG_VGA_AS_SINGLE_DEVICE
  463. #define CONFIG_ATI_RADEON_FB
  464. #define CONFIG_VIDEO_LOGO
  465. /*#define CONFIG_CONSOLE_CURSOR*/
  466. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  467. #endif
  468. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  469. #undef CONFIG_EEPRO100
  470. #undef CONFIG_TULIP
  471. #undef CONFIG_RTL8139
  472. #define CONFIG_E1000 /* Define e1000 pci Ethernet card */
  473. #ifndef CONFIG_PCI_PNP
  474. #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
  475. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
  476. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  477. #endif
  478. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  479. #define CONFIG_DOS_PARTITION
  480. #define CONFIG_SCSI_AHCI
  481. #ifdef CONFIG_SCSI_AHCI
  482. #define CONFIG_SATA_ULI5288
  483. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  484. #define CONFIG_SYS_SCSI_MAX_LUN 1
  485. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  486. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  487. #endif /* SCSI */
  488. #endif /* CONFIG_PCI */
  489. #if defined(CONFIG_TSEC_ENET)
  490. #define CONFIG_MII 1 /* MII PHY management */
  491. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  492. #define CONFIG_TSEC1 1
  493. #define CONFIG_TSEC1_NAME "eTSEC1"
  494. #define CONFIG_TSEC2 1
  495. #define CONFIG_TSEC2_NAME "eTSEC2"
  496. #define CONFIG_TSEC3 1
  497. #define CONFIG_TSEC3_NAME "eTSEC3"
  498. #define CONFIG_TSEC4 1
  499. #define CONFIG_TSEC4_NAME "eTSEC4"
  500. #define CONFIG_PIXIS_SGMII_CMD
  501. #define CONFIG_FSL_SGMII_RISER 1
  502. #define SGMII_RISER_PHY_OFFSET 0x1c
  503. #ifdef CONFIG_FSL_SGMII_RISER
  504. #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
  505. #endif
  506. #define TSEC1_PHY_ADDR 0
  507. #define TSEC2_PHY_ADDR 1
  508. #define TSEC3_PHY_ADDR 2
  509. #define TSEC4_PHY_ADDR 3
  510. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  511. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  512. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  513. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  514. #define TSEC1_PHYIDX 0
  515. #define TSEC2_PHYIDX 0
  516. #define TSEC3_PHYIDX 0
  517. #define TSEC4_PHYIDX 0
  518. #define CONFIG_ETHPRIME "eTSEC1"
  519. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  520. #endif /* CONFIG_TSEC_ENET */
  521. /*
  522. * Environment
  523. */
  524. #if defined(CONFIG_SYS_RAMBOOT)
  525. #if defined(CONFIG_RAMBOOT_NAND)
  526. #define CONFIG_ENV_IS_IN_NAND 1
  527. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  528. #define CONFIG_ENV_OFFSET ((512 * 1024)\
  529. + CONFIG_SYS_NAND_BLOCK_SIZE)
  530. #endif
  531. #else
  532. #define CONFIG_ENV_IS_IN_FLASH 1
  533. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  534. #define CONFIG_ENV_ADDR 0xfff80000
  535. #else
  536. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  537. #endif
  538. #define CONFIG_ENV_SIZE 0x2000
  539. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  540. #endif
  541. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  542. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  543. /*
  544. * Command line configuration.
  545. */
  546. #include <config_cmd_default.h>
  547. #define CONFIG_CMD_ERRATA
  548. #define CONFIG_CMD_IRQ
  549. #define CONFIG_CMD_PING
  550. #define CONFIG_CMD_I2C
  551. #define CONFIG_CMD_MII
  552. #define CONFIG_CMD_ELF
  553. #define CONFIG_CMD_SETEXPR
  554. #define CONFIG_CMD_REGINFO
  555. #if defined(CONFIG_PCI)
  556. #define CONFIG_CMD_PCI
  557. #define CONFIG_CMD_NET
  558. #define CONFIG_CMD_SCSI
  559. #define CONFIG_CMD_EXT2
  560. #endif
  561. /*
  562. * USB
  563. */
  564. #define CONFIG_USB_EHCI
  565. #ifdef CONFIG_USB_EHCI
  566. #define CONFIG_CMD_USB
  567. #define CONFIG_USB_EHCI_PCI
  568. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  569. #define CONFIG_USB_STORAGE
  570. #define CONFIG_PCI_EHCI_DEVICE 0
  571. #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
  572. #endif
  573. #undef CONFIG_WATCHDOG /* watchdog disabled */
  574. /*
  575. * Miscellaneous configurable options
  576. */
  577. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  578. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  579. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  580. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  581. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  582. #if defined(CONFIG_CMD_KGDB)
  583. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  584. #else
  585. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  586. #endif
  587. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  588. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  589. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  590. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  591. /*
  592. * For booting Linux, the board info and command line data
  593. * have to be in the first 64 MB of memory, since this is
  594. * the maximum mapped by the Linux kernel during initialization.
  595. */
  596. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  597. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  598. #if defined(CONFIG_CMD_KGDB)
  599. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  600. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  601. #endif
  602. /*
  603. * Environment Configuration
  604. */
  605. /* The mac addresses for all ethernet interface */
  606. #if defined(CONFIG_TSEC_ENET)
  607. #define CONFIG_HAS_ETH0
  608. #define CONFIG_ETHADDR 00:E0:0C:02:00:FD
  609. #define CONFIG_HAS_ETH1
  610. #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
  611. #define CONFIG_HAS_ETH2
  612. #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
  613. #define CONFIG_HAS_ETH3
  614. #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
  615. #endif
  616. #define CONFIG_IPADDR 192.168.1.254
  617. #define CONFIG_HOSTNAME unknown
  618. #define CONFIG_ROOTPATH "/opt/nfsroot"
  619. #define CONFIG_BOOTFILE "uImage"
  620. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  621. #define CONFIG_SERVERIP 192.168.1.1
  622. #define CONFIG_GATEWAYIP 192.168.1.1
  623. #define CONFIG_NETMASK 255.255.255.0
  624. /* default location for tftp and bootm */
  625. #define CONFIG_LOADADDR 1000000
  626. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  627. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  628. #define CONFIG_BAUDRATE 115200
  629. #define CONFIG_EXTRA_ENV_SETTINGS \
  630. "hwconfig=fsl_ddr:ctlr_intlv=bank,ecc=off\0" \
  631. "netdev=eth0\0" \
  632. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  633. "tftpflash=tftpboot $loadaddr $uboot; " \
  634. "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  635. "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  636. "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
  637. "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  638. "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
  639. "consoledev=ttyS0\0" \
  640. "ramdiskaddr=2000000\0" \
  641. "ramdiskfile=8572ds/ramdisk.uboot\0" \
  642. "fdtaddr=c00000\0" \
  643. "fdtfile=8572ds/mpc8572ds.dtb\0" \
  644. "bdev=sda3\0"
  645. #define CONFIG_HDBOOT \
  646. "setenv bootargs root=/dev/$bdev rw " \
  647. "console=$consoledev,$baudrate $othbootargs;" \
  648. "tftp $loadaddr $bootfile;" \
  649. "tftp $fdtaddr $fdtfile;" \
  650. "bootm $loadaddr - $fdtaddr"
  651. #define CONFIG_NFSBOOTCOMMAND \
  652. "setenv bootargs root=/dev/nfs rw " \
  653. "nfsroot=$serverip:$rootpath " \
  654. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  655. "console=$consoledev,$baudrate $othbootargs;" \
  656. "tftp $loadaddr $bootfile;" \
  657. "tftp $fdtaddr $fdtfile;" \
  658. "bootm $loadaddr - $fdtaddr"
  659. #define CONFIG_RAMBOOTCOMMAND \
  660. "setenv bootargs root=/dev/ram rw " \
  661. "console=$consoledev,$baudrate $othbootargs;" \
  662. "tftp $ramdiskaddr $ramdiskfile;" \
  663. "tftp $loadaddr $bootfile;" \
  664. "tftp $fdtaddr $fdtfile;" \
  665. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  666. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  667. #endif /* __CONFIG_H */