main.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. /*
  9. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  10. * Based on code from spd_sdram.c
  11. * Author: James Yang [at freescale.com]
  12. */
  13. #include <common.h>
  14. #include <i2c.h>
  15. #include <asm/fsl_ddr_sdram.h>
  16. #include "ddr.h"
  17. extern void fsl_ddr_set_lawbar(
  18. const common_timing_params_t *memctl_common_params,
  19. unsigned int memctl_interleaved,
  20. unsigned int ctrl_num);
  21. /* processor specific function */
  22. extern void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  23. unsigned int ctrl_num);
  24. #if defined(SPD_EEPROM_ADDRESS) || \
  25. defined(SPD_EEPROM_ADDRESS1) || defined(SPD_EEPROM_ADDRESS2) || \
  26. defined(SPD_EEPROM_ADDRESS3) || defined(SPD_EEPROM_ADDRESS4)
  27. #if (CONFIG_NUM_DDR_CONTROLLERS == 1) && (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
  28. u8 spd_i2c_addr[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR] = {
  29. [0][0] = SPD_EEPROM_ADDRESS,
  30. };
  31. #elif (CONFIG_NUM_DDR_CONTROLLERS == 1) && (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  32. u8 spd_i2c_addr[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR] = {
  33. [0][0] = SPD_EEPROM_ADDRESS1, /* controller 1 */
  34. [0][1] = SPD_EEPROM_ADDRESS2, /* controller 1 */
  35. };
  36. #elif (CONFIG_NUM_DDR_CONTROLLERS == 2) && (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
  37. u8 spd_i2c_addr[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR] = {
  38. [0][0] = SPD_EEPROM_ADDRESS1, /* controller 1 */
  39. [1][0] = SPD_EEPROM_ADDRESS2, /* controller 2 */
  40. };
  41. #elif (CONFIG_NUM_DDR_CONTROLLERS == 2) && (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  42. u8 spd_i2c_addr[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR] = {
  43. [0][0] = SPD_EEPROM_ADDRESS1, /* controller 1 */
  44. [0][1] = SPD_EEPROM_ADDRESS2, /* controller 1 */
  45. [1][0] = SPD_EEPROM_ADDRESS3, /* controller 2 */
  46. [1][1] = SPD_EEPROM_ADDRESS4, /* controller 2 */
  47. };
  48. #endif
  49. static void __get_spd(generic_spd_eeprom_t *spd, u8 i2c_address)
  50. {
  51. int ret = i2c_read(i2c_address, 0, 1, (uchar *)spd,
  52. sizeof(generic_spd_eeprom_t));
  53. if (ret) {
  54. printf("DDR: failed to read SPD from address %u\n", i2c_address);
  55. memset(spd, 0, sizeof(generic_spd_eeprom_t));
  56. }
  57. }
  58. __attribute__((weak, alias("__get_spd")))
  59. void get_spd(generic_spd_eeprom_t *spd, u8 i2c_address);
  60. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  61. unsigned int ctrl_num)
  62. {
  63. unsigned int i;
  64. unsigned int i2c_address = 0;
  65. if (ctrl_num >= CONFIG_NUM_DDR_CONTROLLERS) {
  66. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  67. return;
  68. }
  69. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  70. i2c_address = spd_i2c_addr[ctrl_num][i];
  71. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  72. }
  73. }
  74. #else
  75. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  76. unsigned int ctrl_num)
  77. {
  78. }
  79. #endif /* SPD_EEPROM_ADDRESSx */
  80. /*
  81. * ASSUMPTIONS:
  82. * - Same number of CONFIG_DIMM_SLOTS_PER_CTLR on each controller
  83. * - Same memory data bus width on all controllers
  84. *
  85. * NOTES:
  86. *
  87. * The memory controller and associated documentation use confusing
  88. * terminology when referring to the orgranization of DRAM.
  89. *
  90. * Here is a terminology translation table:
  91. *
  92. * memory controller/documention |industry |this code |signals
  93. * -------------------------------|-----------|-----------|-----------------
  94. * physical bank/bank |rank |rank |chip select (CS)
  95. * logical bank/sub-bank |bank |bank |bank address (BA)
  96. * page/row |row |page |row address
  97. * ??? |column |column |column address
  98. *
  99. * The naming confusion is further exacerbated by the descriptions of the
  100. * memory controller interleaving feature, where accesses are interleaved
  101. * _BETWEEN_ two seperate memory controllers. This is configured only in
  102. * CS0_CONFIG[INTLV_CTL] of each memory controller.
  103. *
  104. * memory controller documentation | number of chip selects
  105. * | per memory controller supported
  106. * --------------------------------|-----------------------------------------
  107. * cache line interleaving | 1 (CS0 only)
  108. * page interleaving | 1 (CS0 only)
  109. * bank interleaving | 1 (CS0 only)
  110. * superbank interleraving | depends on bank (chip select)
  111. * | interleraving [rank interleaving]
  112. * | mode used on every memory controller
  113. *
  114. * Even further confusing is the existence of the interleaving feature
  115. * _WITHIN_ each memory controller. The feature is referred to in
  116. * documentation as chip select interleaving or bank interleaving,
  117. * although it is configured in the DDR_SDRAM_CFG field.
  118. *
  119. * Name of field | documentation name | this code
  120. * -----------------------------|-----------------------|------------------
  121. * DDR_SDRAM_CFG[BA_INTLV_CTL] | Bank (chip select) | rank interleaving
  122. * | interleaving
  123. */
  124. const char *step_string_tbl[] = {
  125. "STEP_GET_SPD",
  126. "STEP_COMPUTE_DIMM_PARMS",
  127. "STEP_COMPUTE_COMMON_PARMS",
  128. "STEP_GATHER_OPTS",
  129. "STEP_ASSIGN_ADDRESSES",
  130. "STEP_COMPUTE_REGS",
  131. "STEP_PROGRAM_REGS",
  132. "STEP_ALL"
  133. };
  134. const char * step_to_string(unsigned int step) {
  135. unsigned int s = __ilog2(step);
  136. if ((1 << s) != step)
  137. return step_string_tbl[7];
  138. return step_string_tbl[s];
  139. }
  140. int step_assign_addresses(fsl_ddr_info_t *pinfo,
  141. unsigned int dbw_cap_adj[],
  142. unsigned int *all_memctl_interleaving,
  143. unsigned int *all_ctlr_rank_interleaving)
  144. {
  145. int i, j;
  146. /*
  147. * If a reduced data width is requested, but the SPD
  148. * specifies a physically wider device, adjust the
  149. * computed dimm capacities accordingly before
  150. * assigning addresses.
  151. */
  152. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  153. unsigned int found = 0;
  154. switch (pinfo->memctl_opts[i].data_bus_width) {
  155. case 2:
  156. /* 16-bit */
  157. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  158. unsigned int dw;
  159. if (!pinfo->dimm_params[i][j].n_ranks)
  160. continue;
  161. dw = pinfo->dimm_params[i][j].primary_sdram_width;
  162. if ((dw == 72 || dw == 64)) {
  163. dbw_cap_adj[i] = 2;
  164. break;
  165. } else if ((dw == 40 || dw == 32)) {
  166. dbw_cap_adj[i] = 1;
  167. break;
  168. }
  169. }
  170. break;
  171. case 1:
  172. /* 32-bit */
  173. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  174. unsigned int dw;
  175. dw = pinfo->dimm_params[i][j].data_width;
  176. if (pinfo->dimm_params[i][j].n_ranks
  177. && (dw == 72 || dw == 64)) {
  178. /*
  179. * FIXME: can't really do it
  180. * like this because this just
  181. * further reduces the memory
  182. */
  183. found = 1;
  184. break;
  185. }
  186. }
  187. if (found) {
  188. dbw_cap_adj[i] = 1;
  189. }
  190. break;
  191. case 0:
  192. /* 64-bit */
  193. break;
  194. default:
  195. printf("unexpected data bus width "
  196. "specified controller %u\n", i);
  197. return 1;
  198. }
  199. }
  200. j = 0;
  201. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  202. if (pinfo->memctl_opts[i].memctl_interleaving)
  203. j++;
  204. /*
  205. * Not support less than all memory controllers interleaving
  206. * if more than two controllers
  207. */
  208. if (j == CONFIG_NUM_DDR_CONTROLLERS)
  209. *all_memctl_interleaving = 1;
  210. /* Check that all controllers are rank interleaving. */
  211. j = 0;
  212. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  213. if (pinfo->memctl_opts[i].ba_intlv_ctl)
  214. j++;
  215. /*
  216. * All memory controllers must be populated to qualify for
  217. * all controller rank interleaving
  218. */
  219. if (j == CONFIG_NUM_DDR_CONTROLLERS)
  220. *all_ctlr_rank_interleaving = 1;
  221. if (*all_memctl_interleaving) {
  222. unsigned long long addr, total_mem_per_ctlr = 0;
  223. /*
  224. * If interleaving between memory controllers,
  225. * make each controller start at a base address
  226. * of 0.
  227. *
  228. * Also, if bank interleaving (chip select
  229. * interleaving) is enabled on each memory
  230. * controller, CS0 needs to be programmed to
  231. * cover the entire memory range on that memory
  232. * controller
  233. *
  234. * Bank interleaving also implies that each
  235. * addressed chip select is identical in size.
  236. */
  237. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  238. addr = 0;
  239. pinfo->common_timing_params[i].base_address = 0ull;
  240. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  241. unsigned long long cap
  242. = pinfo->dimm_params[i][j].capacity;
  243. pinfo->dimm_params[i][j].base_address = addr;
  244. addr += cap >> dbw_cap_adj[i];
  245. total_mem_per_ctlr += cap >> dbw_cap_adj[i];
  246. }
  247. }
  248. pinfo->common_timing_params[0].total_mem = total_mem_per_ctlr;
  249. } else {
  250. /*
  251. * Simple linear assignment if memory
  252. * controllers are not interleaved.
  253. */
  254. unsigned long long cur_memsize = 0;
  255. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  256. u64 total_mem_per_ctlr = 0;
  257. pinfo->common_timing_params[i].base_address =
  258. cur_memsize;
  259. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  260. /* Compute DIMM base addresses. */
  261. unsigned long long cap =
  262. pinfo->dimm_params[i][j].capacity;
  263. pinfo->dimm_params[i][j].base_address =
  264. cur_memsize;
  265. cur_memsize += cap >> dbw_cap_adj[i];
  266. total_mem_per_ctlr += cap >> dbw_cap_adj[i];
  267. }
  268. pinfo->common_timing_params[i].total_mem =
  269. total_mem_per_ctlr;
  270. }
  271. }
  272. return 0;
  273. }
  274. unsigned long long
  275. fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
  276. unsigned int size_only)
  277. {
  278. unsigned int i, j;
  279. unsigned int all_controllers_memctl_interleaving = 0;
  280. unsigned int all_controllers_rank_interleaving = 0;
  281. unsigned long long total_mem = 0;
  282. fsl_ddr_cfg_regs_t *ddr_reg = pinfo->fsl_ddr_config_reg;
  283. common_timing_params_t *timing_params = pinfo->common_timing_params;
  284. /* data bus width capacity adjust shift amount */
  285. unsigned int dbw_capacity_adjust[CONFIG_NUM_DDR_CONTROLLERS];
  286. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  287. dbw_capacity_adjust[i] = 0;
  288. }
  289. debug("starting at step %u (%s)\n",
  290. start_step, step_to_string(start_step));
  291. switch (start_step) {
  292. case STEP_GET_SPD:
  293. #if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
  294. /* STEP 1: Gather all DIMM SPD data */
  295. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  296. fsl_ddr_get_spd(pinfo->spd_installed_dimms[i], i);
  297. }
  298. case STEP_COMPUTE_DIMM_PARMS:
  299. /* STEP 2: Compute DIMM parameters from SPD data */
  300. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  301. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  302. unsigned int retval;
  303. generic_spd_eeprom_t *spd =
  304. &(pinfo->spd_installed_dimms[i][j]);
  305. dimm_params_t *pdimm =
  306. &(pinfo->dimm_params[i][j]);
  307. retval = compute_dimm_parameters(spd, pdimm, i);
  308. #ifdef CONFIG_SYS_DDR_RAW_TIMING
  309. if (retval != 0) {
  310. printf("SPD error! Trying fallback to "
  311. "raw timing calculation\n");
  312. fsl_ddr_get_dimm_params(pdimm, i, j);
  313. }
  314. #else
  315. if (retval == 2) {
  316. printf("Error: compute_dimm_parameters"
  317. " non-zero returned FATAL value "
  318. "for memctl=%u dimm=%u\n", i, j);
  319. return 0;
  320. }
  321. #endif
  322. if (retval) {
  323. debug("Warning: compute_dimm_parameters"
  324. " non-zero return value for memctl=%u "
  325. "dimm=%u\n", i, j);
  326. }
  327. }
  328. }
  329. #elif defined(CONFIG_SYS_DDR_RAW_TIMING)
  330. case STEP_COMPUTE_DIMM_PARMS:
  331. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  332. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  333. dimm_params_t *pdimm =
  334. &(pinfo->dimm_params[i][j]);
  335. fsl_ddr_get_dimm_params(pdimm, i, j);
  336. }
  337. }
  338. debug("Filling dimm parameters from board specific file\n");
  339. #endif
  340. case STEP_COMPUTE_COMMON_PARMS:
  341. /*
  342. * STEP 3: Compute a common set of timing parameters
  343. * suitable for all of the DIMMs on each memory controller
  344. */
  345. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  346. debug("Computing lowest common DIMM"
  347. " parameters for memctl=%u\n", i);
  348. compute_lowest_common_dimm_parameters(
  349. pinfo->dimm_params[i],
  350. &timing_params[i],
  351. CONFIG_DIMM_SLOTS_PER_CTLR);
  352. }
  353. case STEP_GATHER_OPTS:
  354. /* STEP 4: Gather configuration requirements from user */
  355. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  356. debug("Reloading memory controller "
  357. "configuration options for memctl=%u\n", i);
  358. /*
  359. * This "reloads" the memory controller options
  360. * to defaults. If the user "edits" an option,
  361. * next_step points to the step after this,
  362. * which is currently STEP_ASSIGN_ADDRESSES.
  363. */
  364. populate_memctl_options(
  365. timing_params[i].all_DIMMs_registered,
  366. &pinfo->memctl_opts[i],
  367. pinfo->dimm_params[i], i);
  368. }
  369. check_interleaving_options(pinfo);
  370. case STEP_ASSIGN_ADDRESSES:
  371. /* STEP 5: Assign addresses to chip selects */
  372. step_assign_addresses(pinfo,
  373. dbw_capacity_adjust,
  374. &all_controllers_memctl_interleaving,
  375. &all_controllers_rank_interleaving);
  376. case STEP_COMPUTE_REGS:
  377. /* STEP 6: compute controller register values */
  378. debug("FSL Memory ctrl cg register computation\n");
  379. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  380. if (timing_params[i].ndimms_present == 0) {
  381. memset(&ddr_reg[i], 0,
  382. sizeof(fsl_ddr_cfg_regs_t));
  383. continue;
  384. }
  385. compute_fsl_memctl_config_regs(
  386. &pinfo->memctl_opts[i],
  387. &ddr_reg[i], &timing_params[i],
  388. pinfo->dimm_params[i],
  389. dbw_capacity_adjust[i],
  390. size_only);
  391. }
  392. default:
  393. break;
  394. }
  395. /* Compute the total amount of memory. */
  396. /*
  397. * If bank interleaving but NOT memory controller interleaving
  398. * CS_BNDS describe the quantity of memory on each memory
  399. * controller, so the total is the sum across.
  400. */
  401. if (!all_controllers_memctl_interleaving
  402. && all_controllers_rank_interleaving) {
  403. total_mem = 0;
  404. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  405. total_mem += timing_params[i].total_mem;
  406. }
  407. } else {
  408. /*
  409. * Compute the amount of memory available just by
  410. * looking for the highest valid CSn_BNDS value.
  411. * This allows us to also experiment with using
  412. * only CS0 when using dual-rank DIMMs.
  413. */
  414. unsigned int max_end = 0;
  415. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  416. for (j = 0; j < CONFIG_CHIP_SELECTS_PER_CTRL; j++) {
  417. fsl_ddr_cfg_regs_t *reg = &ddr_reg[i];
  418. if (reg->cs[j].config & 0x80000000) {
  419. unsigned int end;
  420. end = reg->cs[j].bnds & 0xFFF;
  421. if (end > max_end) {
  422. max_end = end;
  423. }
  424. }
  425. }
  426. }
  427. total_mem = 1 + (((unsigned long long)max_end << 24ULL)
  428. | 0xFFFFFFULL);
  429. }
  430. return total_mem;
  431. }
  432. /*
  433. * fsl_ddr_sdram() -- this is the main function to be called by
  434. * initdram() in the board file.
  435. *
  436. * It returns amount of memory configured in bytes.
  437. */
  438. phys_size_t fsl_ddr_sdram(void)
  439. {
  440. unsigned int i;
  441. unsigned int memctl_interleaved;
  442. unsigned long long total_memory;
  443. fsl_ddr_info_t info;
  444. /* Reset info structure. */
  445. memset(&info, 0, sizeof(fsl_ddr_info_t));
  446. /* Compute it once normally. */
  447. #ifdef CONFIG_FSL_DDR_INTERACTIVE
  448. if (getenv("ddr_interactive"))
  449. total_memory = fsl_ddr_interactive(&info);
  450. else
  451. #endif
  452. total_memory = fsl_ddr_compute(&info, STEP_GET_SPD, 0);
  453. /* Check for memory controller interleaving. */
  454. memctl_interleaved = 0;
  455. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  456. memctl_interleaved +=
  457. info.memctl_opts[i].memctl_interleaving;
  458. }
  459. if (memctl_interleaved) {
  460. if (memctl_interleaved == CONFIG_NUM_DDR_CONTROLLERS) {
  461. debug("memctl interleaving\n");
  462. /*
  463. * Change the meaning of memctl_interleaved
  464. * to be "boolean".
  465. */
  466. memctl_interleaved = 1;
  467. } else {
  468. printf("Warning: memctl interleaving not "
  469. "properly configured on all controllers\n");
  470. memctl_interleaved = 0;
  471. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  472. info.memctl_opts[i].memctl_interleaving = 0;
  473. debug("Recomputing with memctl_interleaving off.\n");
  474. total_memory = fsl_ddr_compute(&info,
  475. STEP_ASSIGN_ADDRESSES,
  476. 0);
  477. }
  478. }
  479. /* Program configuration registers. */
  480. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  481. debug("Programming controller %u\n", i);
  482. if (info.common_timing_params[i].ndimms_present == 0) {
  483. debug("No dimms present on controller %u; "
  484. "skipping programming\n", i);
  485. continue;
  486. }
  487. fsl_ddr_set_memctl_regs(&(info.fsl_ddr_config_reg[i]), i);
  488. }
  489. if (memctl_interleaved) {
  490. const unsigned int ctrl_num = 0;
  491. /* Only set LAWBAR1 if memory controller interleaving is on. */
  492. fsl_ddr_set_lawbar(&info.common_timing_params[0],
  493. memctl_interleaved, ctrl_num);
  494. } else {
  495. /*
  496. * Memory controller interleaving is NOT on;
  497. * set each lawbar individually.
  498. */
  499. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  500. fsl_ddr_set_lawbar(&info.common_timing_params[i],
  501. 0, i);
  502. }
  503. }
  504. debug("total_memory = %llu\n", total_memory);
  505. #if !defined(CONFIG_PHYS_64BIT)
  506. /* Check for 4G or more. Bad. */
  507. if (total_memory >= (1ull << 32)) {
  508. printf("Detected %lld MB of memory\n", total_memory >> 20);
  509. printf(" This U-Boot only supports < 4G of DDR\n");
  510. printf(" You could rebuild it with CONFIG_PHYS_64BIT\n");
  511. printf(" "); /* re-align to match init_func_ram print */
  512. total_memory = CONFIG_MAX_MEM_MAPPED;
  513. }
  514. #endif
  515. return total_memory;
  516. }
  517. /*
  518. * fsl_ddr_sdram_size() - This function only returns the size of the total
  519. * memory without setting ddr control registers.
  520. */
  521. phys_size_t
  522. fsl_ddr_sdram_size(void)
  523. {
  524. fsl_ddr_info_t info;
  525. unsigned long long total_memory = 0;
  526. memset(&info, 0 , sizeof(fsl_ddr_info_t));
  527. /* Compute it once normally. */
  528. total_memory = fsl_ddr_compute(&info, STEP_GET_SPD, 1);
  529. return total_memory;
  530. }