integratorap.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * (C) Copyright 2003
  3. * Texas Instruments.
  4. * Kshitij Gupta <kshitij@ti.com>
  5. * Configuation settings for the TI OMAP Innovator board.
  6. *
  7. * (C) Copyright 2004
  8. * ARM Ltd.
  9. * Philippe Robin, <philippe.robin@arm.com>
  10. * Configuration for Integrator AP board.
  11. *.
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CFG_MEMTEST_START 0x100000
  37. #define CFG_MEMTEST_END 0x10000000
  38. #define CFG_HZ 1000
  39. #define CFG_HZ_CLOCK 24000000 /* Timer 1 is clocked at 24Mhz */
  40. #define CFG_TIMERBASE 0x13000100 /* Timer1 */
  41. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  42. #define CONFIG_SETUP_MEMORY_TAGS 1
  43. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */
  44. #undef CONFIG_INIT_CRITICAL
  45. #define CONFIG_CM_INIT 1
  46. #define CONFIG_CM_REMAP 1
  47. #undef CONFIG_CM_SPD_DETECT
  48. /*
  49. * Size of malloc() pool
  50. */
  51. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  52. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  53. /*
  54. * PL010 Configuration
  55. */
  56. #define CFG_PL010_SERIAL
  57. #define CONFIG_CONS_INDEX 0
  58. #define CONFIG_BAUDRATE 38400
  59. #define CONFIG_PL01x_PORTS { (void *) (CFG_SERIAL0), (void *) (CFG_SERIAL1) }
  60. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  61. #define CFG_SERIAL0 0x16000000
  62. #define CFG_SERIAL1 0x17000000
  63. /*#define CONFIG_NET_MULTI */
  64. /*#define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT */
  65. /*
  66. * Command line configuration.
  67. */
  68. #define CONFIG_CMD_IMI
  69. #define CONFIG_CMD_BDI
  70. #define CONFIG_CMD_MEMORY
  71. #define CONFIG_BOOTDELAY 2
  72. #define CONFIG_BOOTARGS "root=/dev/mtdblock0 mem=32M console=ttyAM0 console=tty"
  73. #define CONFIG_BOOTCOMMAND ""
  74. /*
  75. * Miscellaneous configurable options
  76. */
  77. #define CFG_LONGHELP /* undef to save memory */
  78. #define CFG_PROMPT "Integrator-AP # " /* Monitor Command Prompt */
  79. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  80. /* Print Buffer Size */
  81. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
  82. #define CFG_MAXARGS 16 /* max number of command args */
  83. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  84. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  85. #define CFG_LOAD_ADDR 0x7fc0 /* default load address */
  86. /*-----------------------------------------------------------------------
  87. * Stack sizes
  88. *
  89. * The stack sizes are set up in start.S using the settings below
  90. */
  91. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  92. #ifdef CONFIG_USE_IRQ
  93. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  94. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  95. #endif
  96. /*-----------------------------------------------------------------------
  97. * Physical Memory Map
  98. */
  99. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  100. #define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
  101. #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
  102. #define CFG_FLASH_BASE 0x24000000
  103. /*-----------------------------------------------------------------------
  104. * FLASH and environment organization
  105. */
  106. #define CFG_ENV_IS_NOWHERE
  107. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  108. #define PHYS_FLASH_SIZE 0x01000000 /* 16MB */
  109. /* timeout values are in ticks */
  110. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  111. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  112. #define CFG_MAX_FLASH_SECT 128
  113. #define CFG_ENV_SIZE 32768
  114. #define PHYS_FLASH_1 (CFG_FLASH_BASE)
  115. /*-----------------------------------------------------------------------
  116. * PCI definitions
  117. */
  118. /*#define CONFIG_PCI /--* include pci support */
  119. #undef CONFIG_PCI_PNP
  120. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  121. #define DEBUG
  122. #define CONFIG_EEPRO100
  123. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  124. #define INTEGRATOR_BOOT_ROM_BASE 0x20000000
  125. #define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000
  126. /* PCI Base area */
  127. #define INTEGRATOR_PCI_BASE 0x40000000
  128. #define INTEGRATOR_PCI_SIZE 0x3FFFFFFF
  129. /* memory map as seen by the CPU on the local bus */
  130. #define CPU_PCI_IO_ADRS 0x60000000 /* PCI I/O space base */
  131. #define CPU_PCI_IO_SIZE 0x10000
  132. #define CPU_PCI_CNFG_ADRS 0x61000000 /* PCI config space */
  133. #define CPU_PCI_CNFG_SIZE 0x1000000
  134. #define PCI_MEM_BASE 0x40000000 /* 512M to xxx */
  135. /* unused 256M from A0000000-AFFFFFFF might be used for I2O ??? */
  136. #define INTEGRATOR_PCI_IO_BASE 0x60000000 /* 16M to xxx */
  137. /* unused (128-16)M from B1000000-B7FFFFFF */
  138. #define PCI_CONFIG_BASE 0x61000000 /* 16M to xxx */
  139. /* unused ((128-16)M - 64K) from XXX */
  140. #define PCI_V3_BASE 0x62000000
  141. /* V3 PCI bridge controller */
  142. #define V3_BASE 0x62000000 /* V360EPC registers */
  143. #define PCI_ENET0_IOADDR (CPU_PCI_IO_ADRS)
  144. #define PCI_ENET0_MEMADDR (PCI_MEM_BASE)
  145. #define V3_PCI_VENDOR 0x00000000
  146. #define V3_PCI_DEVICE 0x00000002
  147. #define V3_PCI_CMD 0x00000004
  148. #define V3_PCI_STAT 0x00000006
  149. #define V3_PCI_CC_REV 0x00000008
  150. #define V3_PCI_HDR_CF 0x0000000C
  151. #define V3_PCI_IO_BASE 0x00000010
  152. #define V3_PCI_BASE0 0x00000014
  153. #define V3_PCI_BASE1 0x00000018
  154. #define V3_PCI_SUB_VENDOR 0x0000002C
  155. #define V3_PCI_SUB_ID 0x0000002E
  156. #define V3_PCI_ROM 0x00000030
  157. #define V3_PCI_BPARAM 0x0000003C
  158. #define V3_PCI_MAP0 0x00000040
  159. #define V3_PCI_MAP1 0x00000044
  160. #define V3_PCI_INT_STAT 0x00000048
  161. #define V3_PCI_INT_CFG 0x0000004C
  162. #define V3_LB_BASE0 0x00000054
  163. #define V3_LB_BASE1 0x00000058
  164. #define V3_LB_MAP0 0x0000005E
  165. #define V3_LB_MAP1 0x00000062
  166. #define V3_LB_BASE2 0x00000064
  167. #define V3_LB_MAP2 0x00000066
  168. #define V3_LB_SIZE 0x00000068
  169. #define V3_LB_IO_BASE 0x0000006E
  170. #define V3_FIFO_CFG 0x00000070
  171. #define V3_FIFO_PRIORITY 0x00000072
  172. #define V3_FIFO_STAT 0x00000074
  173. #define V3_LB_ISTAT 0x00000076
  174. #define V3_LB_IMASK 0x00000077
  175. #define V3_SYSTEM 0x00000078
  176. #define V3_LB_CFG 0x0000007A
  177. #define V3_PCI_CFG 0x0000007C
  178. #define V3_DMA_PCI_ADR0 0x00000080
  179. #define V3_DMA_PCI_ADR1 0x00000090
  180. #define V3_DMA_LOCAL_ADR0 0x00000084
  181. #define V3_DMA_LOCAL_ADR1 0x00000094
  182. #define V3_DMA_LENGTH0 0x00000088
  183. #define V3_DMA_LENGTH1 0x00000098
  184. #define V3_DMA_CSR0 0x0000008B
  185. #define V3_DMA_CSR1 0x0000009B
  186. #define V3_DMA_CTLB_ADR0 0x0000008C
  187. #define V3_DMA_CTLB_ADR1 0x0000009C
  188. #define V3_DMA_DELAY 0x000000E0
  189. #define V3_MAIL_DATA 0x000000C0
  190. #define V3_PCI_MAIL_IEWR 0x000000D0
  191. #define V3_PCI_MAIL_IERD 0x000000D2
  192. #define V3_LB_MAIL_IEWR 0x000000D4
  193. #define V3_LB_MAIL_IERD 0x000000D6
  194. #define V3_MAIL_WR_STAT 0x000000D8
  195. #define V3_MAIL_RD_STAT 0x000000DA
  196. #define V3_QBA_MAP 0x000000DC
  197. /* SYSTEM register bits */
  198. #define V3_SYSTEM_M_RST_OUT (1 << 15)
  199. #define V3_SYSTEM_M_LOCK (1 << 14)
  200. /* PCI_CFG bits */
  201. #define V3_PCI_CFG_M_RETRY_EN (1 << 10)
  202. #define V3_PCI_CFG_M_AD_LOW1 (1 << 9)
  203. #define V3_PCI_CFG_M_AD_LOW0 (1 << 8)
  204. /* PCI MAP register bits (PCI -> Local bus) */
  205. #define V3_PCI_MAP_M_MAP_ADR 0xFFF00000
  206. #define V3_PCI_MAP_M_RD_POST_INH (1 << 15)
  207. #define V3_PCI_MAP_M_ROM_SIZE (1 << 11 | 1 << 10)
  208. #define V3_PCI_MAP_M_SWAP (1 << 9 | 1 << 8)
  209. #define V3_PCI_MAP_M_ADR_SIZE 0x000000F0
  210. #define V3_PCI_MAP_M_REG_EN (1 << 1)
  211. #define V3_PCI_MAP_M_ENABLE (1 << 0)
  212. /* 9 => 512M window size */
  213. #define V3_PCI_MAP_M_ADR_SIZE_512M 0x00000090
  214. /* A => 1024M window size */
  215. #define V3_PCI_MAP_M_ADR_SIZE_1024M 0x000000A0
  216. /* LB_BASE register bits (Local bus -> PCI) */
  217. #define V3_LB_BASE_M_MAP_ADR 0xFFF00000
  218. #define V3_LB_BASE_M_SWAP (1 << 8 | 1 << 9)
  219. #define V3_LB_BASE_M_ADR_SIZE 0x000000F0
  220. #define V3_LB_BASE_M_PREFETCH (1 << 3)
  221. #define V3_LB_BASE_M_ENABLE (1 << 0)
  222. /* PCI COMMAND REGISTER bits */
  223. #define V3_COMMAND_M_FBB_EN (1 << 9)
  224. #define V3_COMMAND_M_SERR_EN (1 << 8)
  225. #define V3_COMMAND_M_PAR_EN (1 << 6)
  226. #define V3_COMMAND_M_MASTER_EN (1 << 2)
  227. #define V3_COMMAND_M_MEM_EN (1 << 1)
  228. #define V3_COMMAND_M_IO_EN (1 << 0)
  229. #define INTEGRATOR_SC_BASE 0x11000000
  230. #define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18
  231. #define INTEGRATOR_SC_PCIENABLE \
  232. (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET)
  233. /*-----------------------------------------------------------------------
  234. * There are various dependencies on the core module (CM) fitted
  235. * Users should refer to their CM user guide
  236. * - when porting adjust u-boot/Makefile accordingly
  237. * to define the necessary CONFIG_ s for the CM involved
  238. * see e.g. integratorcp_CM926EJ-S_config
  239. */
  240. #include "armcoremodule.h"
  241. #endif /* __CONFIG_H */