cpu_init.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Modified by Xianghua Xiao, X.Xiao@motorola.com
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <asm/processor.h>
  31. #include <ioports.h>
  32. #include <sata.h>
  33. #include <asm/io.h>
  34. #include <asm/cache.h>
  35. #include <asm/mmu.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/fsl_serdes.h>
  38. #include "mp.h"
  39. DECLARE_GLOBAL_DATA_PTR;
  40. extern void srio_init(void);
  41. #ifdef CONFIG_QE
  42. extern qe_iop_conf_t qe_iop_conf_tab[];
  43. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  44. int open_drain, int assign);
  45. extern void qe_init(uint qe_base);
  46. extern void qe_reset(void);
  47. static void config_qe_ioports(void)
  48. {
  49. u8 port, pin;
  50. int dir, open_drain, assign;
  51. int i;
  52. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  53. port = qe_iop_conf_tab[i].port;
  54. pin = qe_iop_conf_tab[i].pin;
  55. dir = qe_iop_conf_tab[i].dir;
  56. open_drain = qe_iop_conf_tab[i].open_drain;
  57. assign = qe_iop_conf_tab[i].assign;
  58. qe_config_iopin(port, pin, dir, open_drain, assign);
  59. }
  60. }
  61. #endif
  62. #ifdef CONFIG_CPM2
  63. void config_8560_ioports (volatile ccsr_cpm_t * cpm)
  64. {
  65. int portnum;
  66. for (portnum = 0; portnum < 4; portnum++) {
  67. uint pmsk = 0,
  68. ppar = 0,
  69. psor = 0,
  70. pdir = 0,
  71. podr = 0,
  72. pdat = 0;
  73. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  74. iop_conf_t *eiopc = iopc + 32;
  75. uint msk = 1;
  76. /*
  77. * NOTE:
  78. * index 0 refers to pin 31,
  79. * index 31 refers to pin 0
  80. */
  81. while (iopc < eiopc) {
  82. if (iopc->conf) {
  83. pmsk |= msk;
  84. if (iopc->ppar)
  85. ppar |= msk;
  86. if (iopc->psor)
  87. psor |= msk;
  88. if (iopc->pdir)
  89. pdir |= msk;
  90. if (iopc->podr)
  91. podr |= msk;
  92. if (iopc->pdat)
  93. pdat |= msk;
  94. }
  95. msk <<= 1;
  96. iopc++;
  97. }
  98. if (pmsk != 0) {
  99. volatile ioport_t *iop = ioport_addr (cpm, portnum);
  100. uint tpmsk = ~pmsk;
  101. /*
  102. * the (somewhat confused) paragraph at the
  103. * bottom of page 35-5 warns that there might
  104. * be "unknown behaviour" when programming
  105. * PSORx and PDIRx, if PPARx = 1, so I
  106. * decided this meant I had to disable the
  107. * dedicated function first, and enable it
  108. * last.
  109. */
  110. iop->ppar &= tpmsk;
  111. iop->psor = (iop->psor & tpmsk) | psor;
  112. iop->podr = (iop->podr & tpmsk) | podr;
  113. iop->pdat = (iop->pdat & tpmsk) | pdat;
  114. iop->pdir = (iop->pdir & tpmsk) | pdir;
  115. iop->ppar |= ppar;
  116. }
  117. }
  118. }
  119. #endif
  120. #ifdef CONFIG_SYS_FSL_CPC
  121. static void enable_cpc(void)
  122. {
  123. int i;
  124. u32 size = 0;
  125. cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
  126. for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
  127. u32 cpccfg0 = in_be32(&cpc->cpccfg0);
  128. size += CPC_CFG0_SZ_K(cpccfg0);
  129. #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
  130. setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
  131. #endif
  132. out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
  133. /* Read back to sync write */
  134. in_be32(&cpc->cpccsr0);
  135. }
  136. printf("Corenet Platform Cache: %d KB enabled\n", size);
  137. }
  138. void invalidate_cpc(void)
  139. {
  140. int i;
  141. cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
  142. for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
  143. /* Flash invalidate the CPC and clear all the locks */
  144. out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
  145. while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
  146. ;
  147. }
  148. }
  149. #else
  150. #define enable_cpc()
  151. #define invalidate_cpc()
  152. #endif /* CONFIG_SYS_FSL_CPC */
  153. /*
  154. * Breathe some life into the CPU...
  155. *
  156. * Set up the memory map
  157. * initialize a bunch of registers
  158. */
  159. #ifdef CONFIG_FSL_CORENET
  160. static void corenet_tb_init(void)
  161. {
  162. volatile ccsr_rcpm_t *rcpm =
  163. (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
  164. volatile ccsr_pic_t *pic =
  165. (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  166. u32 whoami = in_be32(&pic->whoami);
  167. /* Enable the timebase register for this core */
  168. out_be32(&rcpm->ctbenrl, (1 << whoami));
  169. }
  170. #endif
  171. void cpu_init_f (void)
  172. {
  173. extern void m8560_cpm_reset (void);
  174. #ifdef CONFIG_MPC8548
  175. ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  176. uint svr = get_svr();
  177. /*
  178. * CPU2 errata workaround: A core hang possible while executing
  179. * a msync instruction and a snoopable transaction from an I/O
  180. * master tagged to make quick forward progress is present.
  181. * Fixed in silicon rev 2.1.
  182. */
  183. if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
  184. out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
  185. #endif
  186. disable_tlb(14);
  187. disable_tlb(15);
  188. #ifdef CONFIG_CPM2
  189. config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
  190. #endif
  191. init_early_memctl_regs();
  192. #if defined(CONFIG_CPM2)
  193. m8560_cpm_reset();
  194. #endif
  195. #ifdef CONFIG_QE
  196. /* Config QE ioports */
  197. config_qe_ioports();
  198. #endif
  199. #if defined(CONFIG_FSL_DMA)
  200. dma_init();
  201. #endif
  202. #ifdef CONFIG_FSL_CORENET
  203. corenet_tb_init();
  204. #endif
  205. init_used_tlb_cams();
  206. /* Invalidate the CPC before DDR gets enabled */
  207. invalidate_cpc();
  208. }
  209. /* Implement a dummy function for those platforms w/o SERDES */
  210. static void __fsl_serdes__init(void)
  211. {
  212. return ;
  213. }
  214. __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
  215. /*
  216. * Initialize L2 as cache.
  217. *
  218. * The newer 8548, etc, parts have twice as much cache, but
  219. * use the same bit-encoding as the older 8555, etc, parts.
  220. *
  221. */
  222. int cpu_init_r(void)
  223. {
  224. #ifdef CONFIG_SYS_LBC_LCRR
  225. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  226. #endif
  227. #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22)
  228. flush_dcache();
  229. mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
  230. sync();
  231. #endif
  232. puts ("L2: ");
  233. #if defined(CONFIG_L2_CACHE)
  234. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  235. volatile uint cache_ctl;
  236. uint svr, ver;
  237. uint l2srbar;
  238. u32 l2siz_field;
  239. svr = get_svr();
  240. ver = SVR_SOC_VER(svr);
  241. asm("msync;isync");
  242. cache_ctl = l2cache->l2ctl;
  243. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  244. if (cache_ctl & MPC85xx_L2CTL_L2E) {
  245. /* Clear L2 SRAM memory-mapped base address */
  246. out_be32(&l2cache->l2srbar0, 0x0);
  247. out_be32(&l2cache->l2srbar1, 0x0);
  248. /* set MBECCDIS=0, SBECCDIS=0 */
  249. clrbits_be32(&l2cache->l2errdis,
  250. (MPC85xx_L2ERRDIS_MBECC |
  251. MPC85xx_L2ERRDIS_SBECC));
  252. /* set L2E=0, L2SRAM=0 */
  253. clrbits_be32(&l2cache->l2ctl,
  254. (MPC85xx_L2CTL_L2E |
  255. MPC85xx_L2CTL_L2SRAM_ENTIRE));
  256. }
  257. #endif
  258. l2siz_field = (cache_ctl >> 28) & 0x3;
  259. switch (l2siz_field) {
  260. case 0x0:
  261. printf(" unknown size (0x%08x)\n", cache_ctl);
  262. return -1;
  263. break;
  264. case 0x1:
  265. if (ver == SVR_8540 || ver == SVR_8560 ||
  266. ver == SVR_8541 || ver == SVR_8541_E ||
  267. ver == SVR_8555 || ver == SVR_8555_E) {
  268. puts("128 KB ");
  269. /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
  270. cache_ctl = 0xc4000000;
  271. } else {
  272. puts("256 KB ");
  273. cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
  274. }
  275. break;
  276. case 0x2:
  277. if (ver == SVR_8540 || ver == SVR_8560 ||
  278. ver == SVR_8541 || ver == SVR_8541_E ||
  279. ver == SVR_8555 || ver == SVR_8555_E) {
  280. puts("256 KB ");
  281. /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
  282. cache_ctl = 0xc8000000;
  283. } else {
  284. puts ("512 KB ");
  285. /* set L2E=1, L2I=1, & L2SRAM=0 */
  286. cache_ctl = 0xc0000000;
  287. }
  288. break;
  289. case 0x3:
  290. puts("1024 KB ");
  291. /* set L2E=1, L2I=1, & L2SRAM=0 */
  292. cache_ctl = 0xc0000000;
  293. break;
  294. }
  295. if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
  296. puts("already enabled");
  297. l2srbar = l2cache->l2srbar0;
  298. #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
  299. if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
  300. && l2srbar >= CONFIG_SYS_FLASH_BASE) {
  301. l2srbar = CONFIG_SYS_INIT_L2_ADDR;
  302. l2cache->l2srbar0 = l2srbar;
  303. printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
  304. }
  305. #endif /* CONFIG_SYS_INIT_L2_ADDR */
  306. puts("\n");
  307. } else {
  308. asm("msync;isync");
  309. l2cache->l2ctl = cache_ctl; /* invalidate & enable */
  310. asm("msync;isync");
  311. puts("enabled\n");
  312. }
  313. #elif defined(CONFIG_BACKSIDE_L2_CACHE)
  314. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  315. /* invalidate the L2 cache */
  316. mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
  317. while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
  318. ;
  319. #ifdef CONFIG_SYS_CACHE_STASHING
  320. /* set stash id to (coreID) * 2 + 32 + L2 (1) */
  321. mtspr(SPRN_L2CSR1, (32 + 1));
  322. #endif
  323. /* enable the cache */
  324. mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
  325. if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
  326. while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
  327. ;
  328. printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
  329. }
  330. #else
  331. puts("disabled\n");
  332. #endif
  333. enable_cpc();
  334. #ifdef CONFIG_QE
  335. uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
  336. qe_init(qe_base);
  337. qe_reset();
  338. #endif
  339. /* needs to be in ram since code uses global static vars */
  340. fsl_serdes_init();
  341. #ifdef CONFIG_SYS_SRIO
  342. srio_init();
  343. #endif
  344. #if defined(CONFIG_MP)
  345. setup_mp();
  346. #endif
  347. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC136
  348. {
  349. void *p;
  350. p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
  351. setbits_be32(p, 1 << (31 - 14));
  352. }
  353. #endif
  354. #ifdef CONFIG_SYS_LBC_LCRR
  355. /*
  356. * Modify the CLKDIV field of LCRR register to improve the writing
  357. * speed for NOR flash.
  358. */
  359. clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
  360. __raw_readl(&lbc->lcrr);
  361. isync();
  362. #endif
  363. return 0;
  364. }
  365. extern void setup_ivors(void);
  366. void arch_preboot_os(void)
  367. {
  368. u32 msr;
  369. /*
  370. * We are changing interrupt offsets and are about to boot the OS so
  371. * we need to make sure we disable all async interrupts. EE is already
  372. * disabled by the time we get called.
  373. */
  374. msr = mfmsr();
  375. msr &= ~(MSR_ME|MSR_CE|MSR_DE);
  376. mtmsr(msr);
  377. setup_ivors();
  378. }
  379. #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
  380. int sata_initialize(void)
  381. {
  382. if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
  383. return __sata_initialize();
  384. return 1;
  385. }
  386. #endif