mcfuart.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. /*
  2. * mcfuart.h -- ColdFire internal UART support defines.
  3. *
  4. * File copied from mcfuart.h of uCLinux distribution:
  5. * (C) Copyright 1999, Greg Ungerer (gerg@snapgear.com)
  6. * (C) Copyright 2000, Lineo Inc. (www.lineo.com)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /****************************************************************************/
  27. #ifndef mcfuart_h
  28. #define mcfuart_h
  29. /****************************************************************************/
  30. #include <linux/config.h>
  31. /*
  32. * Define the base address of the UARTS within the MBAR address
  33. * space.
  34. */
  35. #if defined(CONFIG_M5272)
  36. #define MCFUART_BASE1 0x100 /* Base address of UART1 */
  37. #define MCFUART_BASE2 0x140 /* Base address of UART2 */
  38. #elif defined(CONFIG_M5204) || defined(CONFIG_M5206) || defined(CONFIG_M5206e)
  39. #if defined(CONFIG_NETtel)
  40. #define MCFUART_BASE1 0x180 /* Base address of UART1 */
  41. #define MCFUART_BASE2 0x140 /* Base address of UART2 */
  42. #else
  43. #define MCFUART_BASE1 0x140 /* Base address of UART1 */
  44. #define MCFUART_BASE2 0x180 /* Base address of UART2 */
  45. #endif
  46. #elif defined(CONFIG_M5282) || defined(CONFIG_M5271)
  47. #define MCFUART_BASE1 0x200 /* Base address of UART1 */
  48. #define MCFUART_BASE2 0x240 /* Base address of UART2 */
  49. #define MCFUART_BASE3 0x280 /* Base address of UART3 */
  50. #elif defined(CONFIG_M5249) || defined(CONFIG_M5307) || defined(CONFIG_M5407)
  51. #if defined(CONFIG_NETtel) || defined(CONFIG_DISKtel) || defined(CONFIG_SECUREEDGEMP3)
  52. #define MCFUART_BASE1 0x200 /* Base address of UART1 */
  53. #define MCFUART_BASE2 0x1c0 /* Base address of UART2 */
  54. #else
  55. #define MCFUART_BASE1 0x1c0 /* Base address of UART1 */
  56. #define MCFUART_BASE2 0x200 /* Base address of UART2 */
  57. #endif
  58. #endif
  59. /*
  60. * Define the ColdFire UART register set addresses.
  61. */
  62. #define MCFUART_UMR 0x00 /* Mode register (r/w) */
  63. #define MCFUART_USR 0x04 /* Status register (r) */
  64. #define MCFUART_UCSR 0x04 /* Clock Select (w) */
  65. #define MCFUART_UCR 0x08 /* Command register (w) */
  66. #define MCFUART_URB 0x0c /* Receiver Buffer (r) */
  67. #define MCFUART_UTB 0x0c /* Transmit Buffer (w) */
  68. #define MCFUART_UIPCR 0x10 /* Input Port Change (r) */
  69. #define MCFUART_UACR 0x10 /* Auxiliary Control (w) */
  70. #define MCFUART_UISR 0x14 /* Interrup Status (r) */
  71. #define MCFUART_UIMR 0x14 /* Interrupt Mask (w) */
  72. #define MCFUART_UBG1 0x18 /* Baud Rate MSB (r/w) */
  73. #define MCFUART_UBG2 0x1c /* Baud Rate LSB (r/w) */
  74. #ifdef CONFIG_M5272
  75. #define MCFUART_UTF 0x28 /* Transmitter FIFO (r/w) */
  76. #define MCFUART_URF 0x2c /* Receiver FIFO (r/w) */
  77. #define MCFUART_UFPD 0x30 /* Frac Prec. Divider (r/w) */
  78. #else
  79. #define MCFUART_UIVR 0x30 /* Interrupt Vector (r/w) */
  80. #endif
  81. #define MCFUART_UIPR 0x34 /* Input Port (r) */
  82. #define MCFUART_UOP1 0x38 /* Output Port Bit Set (w) */
  83. #define MCFUART_UOP0 0x3c /* Output Port Bit Reset (w) */
  84. #ifdef CONFIG_M5249
  85. /* Note: This isn't in the 5249 docs */
  86. #define MCFUART_UFPD 0x30 /* Frac Prec. Divider (r/w) */
  87. #endif
  88. /*
  89. * Define bit flags in Mode Register 1 (MR1).
  90. */
  91. #define MCFUART_MR1_RXRTS 0x80 /* Auto RTS flow control */
  92. #define MCFUART_MR1_RXIRQFULL 0x40 /* RX IRQ type FULL */
  93. #define MCFUART_MR1_RXIRQRDY 0x00 /* RX IRQ type RDY */
  94. #define MCFUART_MR1_RXERRBLOCK 0x20 /* RX block error mode */
  95. #define MCFUART_MR1_RXERRCHAR 0x00 /* RX char error mode */
  96. #define MCFUART_MR1_PARITYNONE 0x10 /* No parity */
  97. #define MCFUART_MR1_PARITYEVEN 0x00 /* Even parity */
  98. #define MCFUART_MR1_PARITYODD 0x04 /* Odd parity */
  99. #define MCFUART_MR1_PARITYSPACE 0x08 /* Space parity */
  100. #define MCFUART_MR1_PARITYMARK 0x0c /* Mark parity */
  101. #define MCFUART_MR1_CS5 0x00 /* 5 bits per char */
  102. #define MCFUART_MR1_CS6 0x01 /* 6 bits per char */
  103. #define MCFUART_MR1_CS7 0x02 /* 7 bits per char */
  104. #define MCFUART_MR1_CS8 0x03 /* 8 bits per char */
  105. /*
  106. * Define bit flags in Mode Register 2 (MR2).
  107. */
  108. #define MCFUART_MR2_LOOPBACK 0x80 /* Loopback mode */
  109. #define MCFUART_MR2_REMOTELOOP 0xc0 /* Remote loopback mode */
  110. #define MCFUART_MR2_AUTOECHO 0x40 /* Automatic echo */
  111. #define MCFUART_MR2_TXRTS 0x20 /* Assert RTS on TX */
  112. #define MCFUART_MR2_TXCTS 0x10 /* Auto CTS flow control */
  113. #define MCFUART_MR2_STOP1 0x07 /* 1 stop bit */
  114. #define MCFUART_MR2_STOP15 0x08 /* 1.5 stop bits */
  115. #define MCFUART_MR2_STOP2 0x0f /* 2 stop bits */
  116. /*
  117. * Define bit flags in Status Register (USR).
  118. */
  119. #define MCFUART_USR_RXBREAK 0x80 /* Received BREAK */
  120. #define MCFUART_USR_RXFRAMING 0x40 /* Received framing error */
  121. #define MCFUART_USR_RXPARITY 0x20 /* Received parity error */
  122. #define MCFUART_USR_RXOVERRUN 0x10 /* Received overrun error */
  123. #define MCFUART_USR_TXEMPTY 0x08 /* Transmitter empty */
  124. #define MCFUART_USR_TXREADY 0x04 /* Transmitter ready */
  125. #define MCFUART_USR_RXFULL 0x02 /* Receiver full */
  126. #define MCFUART_USR_RXREADY 0x01 /* Receiver ready */
  127. #define MCFUART_USR_RXERR (MCFUART_USR_RXBREAK | MCFUART_USR_RXFRAMING | \
  128. MCFUART_USR_RXPARITY | MCFUART_USR_RXOVERRUN)
  129. /*
  130. * Define bit flags in Clock Select Register (UCSR).
  131. */
  132. #define MCFUART_UCSR_RXCLKTIMER 0xd0 /* RX clock is timer */
  133. #define MCFUART_UCSR_RXCLKEXT16 0xe0 /* RX clock is external x16 */
  134. #define MCFUART_UCSR_RXCLKEXT1 0xf0 /* RX clock is external x1 */
  135. #define MCFUART_UCSR_TXCLKTIMER 0x0d /* TX clock is timer */
  136. #define MCFUART_UCSR_TXCLKEXT16 0x0e /* TX clock is external x16 */
  137. #define MCFUART_UCSR_TXCLKEXT1 0x0f /* TX clock is external x1 */
  138. /*
  139. * Define bit flags in Command Register (UCR).
  140. */
  141. #define MCFUART_UCR_CMDNULL 0x00 /* No command */
  142. #define MCFUART_UCR_CMDRESETMRPTR 0x10 /* Reset MR pointer */
  143. #define MCFUART_UCR_CMDRESETRX 0x20 /* Reset receiver */
  144. #define MCFUART_UCR_CMDRESETTX 0x30 /* Reset transmitter */
  145. #define MCFUART_UCR_CMDRESETERR 0x40 /* Reset error status */
  146. #define MCFUART_UCR_CMDRESETBREAK 0x50 /* Reset BREAK change */
  147. #define MCFUART_UCR_CMDBREAKSTART 0x60 /* Start BREAK */
  148. #define MCFUART_UCR_CMDBREAKSTOP 0x70 /* Stop BREAK */
  149. #define MCFUART_UCR_TXNULL 0x00 /* No TX command */
  150. #define MCFUART_UCR_TXENABLE 0x04 /* Enable TX */
  151. #define MCFUART_UCR_TXDISABLE 0x08 /* Disable TX */
  152. #define MCFUART_UCR_RXNULL 0x00 /* No RX command */
  153. #define MCFUART_UCR_RXENABLE 0x01 /* Enable RX */
  154. #define MCFUART_UCR_RXDISABLE 0x02 /* Disable RX */
  155. /*
  156. * Define bit flags in Input Port Change Register (UIPCR).
  157. */
  158. #define MCFUART_UIPCR_CTSCOS 0x10 /* CTS change of state */
  159. #define MCFUART_UIPCR_CTS 0x01 /* CTS value */
  160. /*
  161. * Define bit flags in Input Port Register (UIP).
  162. */
  163. #define MCFUART_UIPR_CTS 0x01 /* CTS value */
  164. /*
  165. * Define bit flags in Output Port Registers (UOP).
  166. * Clear bit by writing to UOP0, set by writing to UOP1.
  167. */
  168. #define MCFUART_UOP_RTS 0x01 /* RTS set or clear */
  169. /*
  170. * Define bit flags in the Auxiliary Control Register (UACR).
  171. */
  172. #define MCFUART_UACR_IEC 0x01 /* Input enable control */
  173. /*
  174. * Define bit flags in Interrupt Status Register (UISR).
  175. * These same bits are used for the Interrupt Mask Register (UIMR).
  176. */
  177. #define MCFUART_UIR_COS 0x80 /* Change of state (CTS) */
  178. #define MCFUART_UIR_DELTABREAK 0x04 /* Break start or stop */
  179. #define MCFUART_UIR_RXREADY 0x02 /* Receiver ready */
  180. #define MCFUART_UIR_TXREADY 0x01 /* Transmitter ready */
  181. #ifdef CONFIG_M5272
  182. /*
  183. * Define bit flags in the Transmitter FIFO Register (UTF).
  184. */
  185. #define MCFUART_UTF_TXB 0x1f /* transmitter data level */
  186. #define MCFUART_UTF_FULL 0x20 /* transmitter fifo full */
  187. #define MCFUART_UTF_TXS 0xc0 /* transmitter status */
  188. /*
  189. * Define bit flags in the Receiver FIFO Register (URF).
  190. */
  191. #define MCFUART_URF_RXB 0x1f /* receiver data level */
  192. #define MCFUART_URF_FULL 0x20 /* receiver fifo full */
  193. #define MCFUART_URF_RXS 0xc0 /* receiver status */
  194. #endif
  195. /****************************************************************************/
  196. #endif /* mcfuart_h */