mx6qsabrelite.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx6x_pins.h>
  26. #include <asm/arch/iomux-v3.h>
  27. #include <asm/errno.h>
  28. #include <asm/gpio.h>
  29. #include <mmc.h>
  30. #include <fsl_esdhc.h>
  31. #include <micrel.h>
  32. #include <miiphy.h>
  33. #include <netdev.h>
  34. DECLARE_GLOBAL_DATA_PTR;
  35. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  36. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  37. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  38. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  39. PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  40. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  41. #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  42. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  43. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  44. #define SPI_PAD_CTRL (PAD_CTL_HYS | \
  45. PAD_CTL_PUS_100K_DOWN | PAD_CTL_SPEED_MED | \
  46. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  47. int dram_init(void)
  48. {
  49. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  50. return 0;
  51. }
  52. iomux_v3_cfg_t uart1_pads[] = {
  53. MX6Q_PAD_SD3_DAT6__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  54. MX6Q_PAD_SD3_DAT7__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  55. };
  56. iomux_v3_cfg_t uart2_pads[] = {
  57. MX6Q_PAD_EIM_D26__UART2_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  58. MX6Q_PAD_EIM_D27__UART2_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  59. };
  60. iomux_v3_cfg_t usdhc3_pads[] = {
  61. MX6Q_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  62. MX6Q_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  63. MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  64. MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  65. MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  66. MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  67. MX6Q_PAD_SD3_DAT5__GPIO_7_0 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  68. };
  69. iomux_v3_cfg_t usdhc4_pads[] = {
  70. MX6Q_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  71. MX6Q_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  72. MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  73. MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  74. MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  75. MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  76. MX6Q_PAD_NANDF_D6__GPIO_2_6 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  77. };
  78. iomux_v3_cfg_t enet_pads1[] = {
  79. MX6Q_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  80. MX6Q_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  81. MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  82. MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  83. MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  84. MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  85. MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  86. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  87. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  88. /* pin 35 - 1 (PHY_AD2) on reset */
  89. MX6Q_PAD_RGMII_RXC__GPIO_6_30 | MUX_PAD_CTRL(NO_PAD_CTRL),
  90. /* pin 32 - 1 - (MODE0) all */
  91. MX6Q_PAD_RGMII_RD0__GPIO_6_25 | MUX_PAD_CTRL(NO_PAD_CTRL),
  92. /* pin 31 - 1 - (MODE1) all */
  93. MX6Q_PAD_RGMII_RD1__GPIO_6_27 | MUX_PAD_CTRL(NO_PAD_CTRL),
  94. /* pin 28 - 1 - (MODE2) all */
  95. MX6Q_PAD_RGMII_RD2__GPIO_6_28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  96. /* pin 27 - 1 - (MODE3) all */
  97. MX6Q_PAD_RGMII_RD3__GPIO_6_29 | MUX_PAD_CTRL(NO_PAD_CTRL),
  98. /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
  99. MX6Q_PAD_RGMII_RX_CTL__GPIO_6_24 | MUX_PAD_CTRL(NO_PAD_CTRL),
  100. /* pin 42 PHY nRST */
  101. MX6Q_PAD_EIM_D23__GPIO_3_23 | MUX_PAD_CTRL(NO_PAD_CTRL),
  102. };
  103. iomux_v3_cfg_t enet_pads2[] = {
  104. MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  105. MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  106. MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  107. MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  108. MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  109. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  110. };
  111. static void setup_iomux_enet(void)
  112. {
  113. gpio_direction_output(87, 0); /* GPIO 3-23 */
  114. gpio_direction_output(190, 1); /* GPIO 6-30 */
  115. gpio_direction_output(185, 1); /* GPIO 6-25 */
  116. gpio_direction_output(187, 1); /* GPIO 6-27 */
  117. gpio_direction_output(188, 1); /* GPIO 6-28*/
  118. gpio_direction_output(189, 1); /* GPIO 6-29 */
  119. imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
  120. gpio_direction_output(184, 1); /* GPIO 6-24 */
  121. /* Need delay 10ms according to KSZ9021 spec */
  122. udelay(1000 * 10);
  123. gpio_direction_output(87, 1); /* GPIO 3-23 */
  124. imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
  125. }
  126. iomux_v3_cfg_t usb_pads[] = {
  127. MX6Q_PAD_GPIO_17__GPIO_7_12 | MUX_PAD_CTRL(NO_PAD_CTRL),
  128. };
  129. static void setup_iomux_uart(void)
  130. {
  131. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  132. imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
  133. }
  134. #ifdef CONFIG_USB_EHCI_MX6
  135. int board_ehci_hcd_init(int port)
  136. {
  137. imx_iomux_v3_setup_multiple_pads(usb_pads, ARRAY_SIZE(usb_pads));
  138. /* Reset USB hub */
  139. gpio_direction_output(GPIO_NUMBER(7, 12), 0);
  140. mdelay(2);
  141. gpio_set_value(GPIO_NUMBER(7, 12), 1);
  142. return 0;
  143. }
  144. #endif
  145. #ifdef CONFIG_FSL_ESDHC
  146. struct fsl_esdhc_cfg usdhc_cfg[2] = {
  147. {USDHC3_BASE_ADDR, 1},
  148. {USDHC4_BASE_ADDR, 1},
  149. };
  150. int board_mmc_getcd(struct mmc *mmc)
  151. {
  152. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  153. int ret;
  154. if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
  155. gpio_direction_input(192); /*GPIO7_0*/
  156. ret = !gpio_get_value(192);
  157. } else {
  158. gpio_direction_input(38); /*GPIO2_6*/
  159. ret = !gpio_get_value(38);
  160. }
  161. return ret;
  162. }
  163. int board_mmc_init(bd_t *bis)
  164. {
  165. s32 status = 0;
  166. u32 index = 0;
  167. for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
  168. switch (index) {
  169. case 0:
  170. imx_iomux_v3_setup_multiple_pads(
  171. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  172. break;
  173. case 1:
  174. imx_iomux_v3_setup_multiple_pads(
  175. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  176. break;
  177. default:
  178. printf("Warning: you configured more USDHC controllers"
  179. "(%d) then supported by the board (%d)\n",
  180. index + 1, CONFIG_SYS_FSL_USDHC_NUM);
  181. return status;
  182. }
  183. status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
  184. }
  185. return status;
  186. }
  187. #endif
  188. u32 get_board_rev(void)
  189. {
  190. return 0x63000 ;
  191. }
  192. #ifdef CONFIG_MXC_SPI
  193. iomux_v3_cfg_t ecspi1_pads[] = {
  194. /* SS1 */
  195. MX6Q_PAD_EIM_D19__GPIO_3_19 | MUX_PAD_CTRL(SPI_PAD_CTRL),
  196. MX6Q_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  197. MX6Q_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  198. MX6Q_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  199. };
  200. void setup_spi(void)
  201. {
  202. gpio_direction_output(CONFIG_SF_DEFAULT_CS, 1);
  203. imx_iomux_v3_setup_multiple_pads(ecspi1_pads,
  204. ARRAY_SIZE(ecspi1_pads));
  205. }
  206. #endif
  207. int board_phy_config(struct phy_device *phydev)
  208. {
  209. /* min rx data delay */
  210. ksz9021_phy_extended_write(phydev,
  211. MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0x0);
  212. /* min tx data delay */
  213. ksz9021_phy_extended_write(phydev,
  214. MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0x0);
  215. /* max rx/tx clock delay, min rx/tx control */
  216. ksz9021_phy_extended_write(phydev,
  217. MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0xf0f0);
  218. if (phydev->drv->config)
  219. phydev->drv->config(phydev);
  220. return 0;
  221. }
  222. int board_eth_init(bd_t *bis)
  223. {
  224. int ret;
  225. setup_iomux_enet();
  226. ret = cpu_eth_init(bis);
  227. if (ret)
  228. printf("FEC MXC: %s:failed\n", __func__);
  229. return 0;
  230. }
  231. int board_early_init_f(void)
  232. {
  233. setup_iomux_uart();
  234. return 0;
  235. }
  236. int board_init(void)
  237. {
  238. /* address of boot parameters */
  239. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  240. #ifdef CONFIG_MXC_SPI
  241. setup_spi();
  242. #endif
  243. return 0;
  244. }
  245. int checkboard(void)
  246. {
  247. puts("Board: MX6Q-Sabre Lite\n");
  248. return 0;
  249. }