tqm8xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #if 0
  24. #define DEBUG
  25. #endif
  26. #include <common.h>
  27. #include <mpc8xx.h>
  28. #ifdef CONFIG_PS2MULT
  29. #include <ps2mult.h>
  30. #endif
  31. /* ------------------------------------------------------------------------- */
  32. static long int dram_size (long int, long int *, long int);
  33. /* ------------------------------------------------------------------------- */
  34. #define _NOT_USED_ 0xFFFFFFFF
  35. const uint sdram_table[] =
  36. {
  37. /*
  38. * Single Read. (Offset 0 in UPMA RAM)
  39. */
  40. 0x1F0DFC04, 0xEEAFBC04, 0x11AF7C04, 0xEFBAFC00,
  41. 0x1FF5FC47, /* last */
  42. /*
  43. * SDRAM Initialization (offset 5 in UPMA RAM)
  44. *
  45. * This is no UPM entry point. The following definition uses
  46. * the remaining space to establish an initialization
  47. * sequence, which is executed by a RUN command.
  48. *
  49. */
  50. 0x1FF5FC34, 0xEFEABC34, 0x1FB57C35, /* last */
  51. /*
  52. * Burst Read. (Offset 8 in UPMA RAM)
  53. */
  54. 0x1F0DFC04, 0xEEAFBC04, 0x10AF7C04, 0xF0AFFC00,
  55. 0xF0AFFC00, 0xF1AFFC00, 0xEFBAFC00, 0x1FF5FC47, /* last */
  56. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  57. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  58. /*
  59. * Single Write. (Offset 18 in UPMA RAM)
  60. */
  61. 0x1F0DFC04, 0xEEABBC00, 0x01B27C04, 0x1FF5FC47, /* last */
  62. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  63. /*
  64. * Burst Write. (Offset 20 in UPMA RAM)
  65. */
  66. 0x1F0DFC04, 0xEEABBC00, 0x10A77C00, 0xF0AFFC00,
  67. 0xF0AFFC00, 0xE1BAFC04, 0x1FF5FC47, /* last */
  68. _NOT_USED_,
  69. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  70. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  71. /*
  72. * Refresh (Offset 30 in UPMA RAM)
  73. */
  74. 0x1FFD7C84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,
  75. 0xFFFFFC84, 0xFFFFFC07, /* last */
  76. _NOT_USED_, _NOT_USED_,
  77. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  78. /*
  79. * Exception. (Offset 3c in UPMA RAM)
  80. */
  81. 0x7FFFFC07, /* last */
  82. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  83. };
  84. /* ------------------------------------------------------------------------- */
  85. /*
  86. * Check Board Identity:
  87. *
  88. * Test TQ ID string (TQM8xx...)
  89. * If present, check for "L" type (no second DRAM bank),
  90. * otherwise "L" type is assumed as default.
  91. *
  92. * Set board_type to 'L' for "L" type, 'M' for "M" type, 0 else.
  93. */
  94. int checkboard (void)
  95. {
  96. DECLARE_GLOBAL_DATA_PTR;
  97. unsigned char *s = getenv ("serial#");
  98. puts ("Board: ");
  99. if (!s || strncmp (s, "TQM8", 4)) {
  100. puts ("### No HW ID - assuming TQM8xxL\n");
  101. return (0);
  102. }
  103. if ((*(s + 6) == 'L')) { /* a TQM8xxL type */
  104. gd->board_type = 'L';
  105. }
  106. if ((*(s + 6) == 'M')) { /* a TQM8xxM type */
  107. gd->board_type = 'M';
  108. }
  109. for (; *s; ++s) {
  110. if (*s == ' ')
  111. break;
  112. putc (*s);
  113. }
  114. putc ('\n');
  115. return (0);
  116. }
  117. /* ------------------------------------------------------------------------- */
  118. long int initdram (int board_type)
  119. {
  120. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  121. volatile memctl8xx_t *memctl = &immap->im_memctl;
  122. long int size8, size9;
  123. long int size_b0 = 0;
  124. long int size_b1 = 0;
  125. upmconfig (UPMA, (uint *) sdram_table,
  126. sizeof (sdram_table) / sizeof (uint));
  127. /*
  128. * Preliminary prescaler for refresh (depends on number of
  129. * banks): This value is selected for four cycles every 62.4 us
  130. * with two SDRAM banks or four cycles every 31.2 us with one
  131. * bank. It will be adjusted after memory sizing.
  132. */
  133. memctl->memc_mptpr = CFG_MPTPR_2BK_8K;
  134. /*
  135. * The following value is used as an address (i.e. opcode) for
  136. * the LOAD MODE REGISTER COMMAND during SDRAM initialisation. If
  137. * the port size is 32bit the SDRAM does NOT "see" the lower two
  138. * address lines, i.e. mar=0x00000088 -> opcode=0x00000022 for
  139. * MICRON SDRAMs:
  140. * -> 0 00 010 0 010
  141. * | | | | +- Burst Length = 4
  142. * | | | +----- Burst Type = Sequential
  143. * | | +------- CAS Latency = 2
  144. * | +----------- Operating Mode = Standard
  145. * +-------------- Write Burst Mode = Programmed Burst Length
  146. */
  147. memctl->memc_mar = 0x00000088;
  148. /*
  149. * Map controller banks 2 and 3 to the SDRAM banks 2 and 3 at
  150. * preliminary addresses - these have to be modified after the
  151. * SDRAM size has been determined.
  152. */
  153. memctl->memc_or2 = CFG_OR2_PRELIM;
  154. memctl->memc_br2 = CFG_BR2_PRELIM;
  155. #ifndef CONFIG_CAN_DRIVER
  156. if ((board_type != 'L') &&
  157. (board_type != 'M') ) { /* "L" and "M" type boards have only one bank SDRAM */
  158. memctl->memc_or3 = CFG_OR3_PRELIM;
  159. memctl->memc_br3 = CFG_BR3_PRELIM;
  160. }
  161. #endif /* CONFIG_CAN_DRIVER */
  162. memctl->memc_mamr = CFG_MAMR_8COL & (~(MAMR_PTAE)); /* no refresh yet */
  163. udelay (200);
  164. /* perform SDRAM initializsation sequence */
  165. memctl->memc_mcr = 0x80004105; /* SDRAM bank 0 */
  166. udelay (1);
  167. memctl->memc_mcr = 0x80004230; /* SDRAM bank 0 - execute twice */
  168. udelay (1);
  169. #ifndef CONFIG_CAN_DRIVER
  170. if ((board_type != 'L') &&
  171. (board_type != 'M') ) { /* "L" and "M" type boards have only one bank SDRAM */
  172. memctl->memc_mcr = 0x80006105; /* SDRAM bank 1 */
  173. udelay (1);
  174. memctl->memc_mcr = 0x80006230; /* SDRAM bank 1 - execute twice */
  175. udelay (1);
  176. }
  177. #endif /* CONFIG_CAN_DRIVER */
  178. memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */
  179. udelay (1000);
  180. /*
  181. * Check Bank 0 Memory Size for re-configuration
  182. *
  183. * try 8 column mode
  184. */
  185. size8 = dram_size (CFG_MAMR_8COL, (ulong *) SDRAM_BASE2_PRELIM,
  186. SDRAM_MAX_SIZE);
  187. debug ("SDRAM Bank 0 in 8 column mode: %ld MB\n", size8 >> 20);
  188. udelay (1000);
  189. /*
  190. * try 9 column mode
  191. */
  192. size9 = dram_size (CFG_MAMR_9COL, (ulong *) SDRAM_BASE2_PRELIM,
  193. SDRAM_MAX_SIZE);
  194. debug ("SDRAM Bank 0 in 9 column mode: %ld MB\n", size9 >> 20);
  195. if (size8 < size9) { /* leave configuration at 9 columns */
  196. size_b0 = size9;
  197. } else { /* back to 8 columns */
  198. size_b0 = size8;
  199. memctl->memc_mamr = CFG_MAMR_8COL;
  200. udelay (500);
  201. }
  202. debug ("SDRAM Bank 0: %ld MB\n", size_b0 >> 20);
  203. #ifndef CONFIG_CAN_DRIVER
  204. if ((board_type != 'L') &&
  205. (board_type != 'M') ) { /* "L" and "M" type boards have only one bank SDRAM */
  206. /*
  207. * Check Bank 1 Memory Size
  208. * use current column settings
  209. * [9 column SDRAM may also be used in 8 column mode,
  210. * but then only half the real size will be used.]
  211. */
  212. size_b1 = dram_size (memctl->memc_mamr, (ulong *) SDRAM_BASE3_PRELIM,
  213. SDRAM_MAX_SIZE);
  214. debug ("SDRAM Bank 1: %ld MB\n", size_b1 >> 20);
  215. } else {
  216. size_b1 = 0;
  217. }
  218. #endif /* CONFIG_CAN_DRIVER */
  219. udelay (1000);
  220. /*
  221. * Adjust refresh rate depending on SDRAM type, both banks
  222. * For types > 128 MBit leave it at the current (fast) rate
  223. */
  224. if ((size_b0 < 0x02000000) && (size_b1 < 0x02000000)) {
  225. /* reduce to 15.6 us (62.4 us / quad) */
  226. memctl->memc_mptpr = CFG_MPTPR_2BK_4K;
  227. udelay (1000);
  228. }
  229. /*
  230. * Final mapping: map bigger bank first
  231. */
  232. if (size_b1 > size_b0) { /* SDRAM Bank 1 is bigger - map first */
  233. memctl->memc_or3 = ((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  234. memctl->memc_br3 =
  235. (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  236. if (size_b0 > 0) {
  237. /*
  238. * Position Bank 0 immediately above Bank 1
  239. */
  240. memctl->memc_or2 =
  241. ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  242. memctl->memc_br2 =
  243. ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  244. + size_b1;
  245. } else {
  246. unsigned long reg;
  247. /*
  248. * No bank 0
  249. *
  250. * invalidate bank
  251. */
  252. memctl->memc_br2 = 0;
  253. /* adjust refresh rate depending on SDRAM type, one bank */
  254. reg = memctl->memc_mptpr;
  255. reg >>= 1; /* reduce to CFG_MPTPR_1BK_8K / _4K */
  256. memctl->memc_mptpr = reg;
  257. }
  258. } else { /* SDRAM Bank 0 is bigger - map first */
  259. memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  260. memctl->memc_br2 =
  261. (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  262. if (size_b1 > 0) {
  263. /*
  264. * Position Bank 1 immediately above Bank 0
  265. */
  266. memctl->memc_or3 =
  267. ((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  268. memctl->memc_br3 =
  269. ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  270. + size_b0;
  271. } else {
  272. unsigned long reg;
  273. #ifndef CONFIG_CAN_DRIVER
  274. /*
  275. * No bank 1
  276. *
  277. * invalidate bank
  278. */
  279. memctl->memc_br3 = 0;
  280. #endif /* CONFIG_CAN_DRIVER */
  281. /* adjust refresh rate depending on SDRAM type, one bank */
  282. reg = memctl->memc_mptpr;
  283. reg >>= 1; /* reduce to CFG_MPTPR_1BK_8K / _4K */
  284. memctl->memc_mptpr = reg;
  285. }
  286. }
  287. udelay (10000);
  288. #ifdef CONFIG_CAN_DRIVER
  289. /* Initialize OR3 / BR3 */
  290. memctl->memc_or3 = CFG_OR3_CAN;
  291. memctl->memc_br3 = CFG_BR3_CAN;
  292. /* Initialize MBMR */
  293. memctl->memc_mbmr = MBMR_GPL_B4DIS; /* GPL_B4 ouput line Disable */
  294. /* Initialize UPMB for CAN: single read */
  295. memctl->memc_mdr = 0xFFFFC004;
  296. memctl->memc_mcr = 0x0100 | UPMB;
  297. memctl->memc_mdr = 0x0FFFD004;
  298. memctl->memc_mcr = 0x0101 | UPMB;
  299. memctl->memc_mdr = 0x0FFFC000;
  300. memctl->memc_mcr = 0x0102 | UPMB;
  301. memctl->memc_mdr = 0x3FFFC004;
  302. memctl->memc_mcr = 0x0103 | UPMB;
  303. memctl->memc_mdr = 0xFFFFDC05;
  304. memctl->memc_mcr = 0x0104 | UPMB;
  305. /* Initialize UPMB for CAN: single write */
  306. memctl->memc_mdr = 0xFFFCC004;
  307. memctl->memc_mcr = 0x0118 | UPMB;
  308. memctl->memc_mdr = 0xCFFCD004;
  309. memctl->memc_mcr = 0x0119 | UPMB;
  310. memctl->memc_mdr = 0x0FFCC000;
  311. memctl->memc_mcr = 0x011A | UPMB;
  312. memctl->memc_mdr = 0x7FFCC004;
  313. memctl->memc_mcr = 0x011B | UPMB;
  314. memctl->memc_mdr = 0xFFFDCC05;
  315. memctl->memc_mcr = 0x011C | UPMB;
  316. #endif /* CONFIG_CAN_DRIVER */
  317. #ifdef CONFIG_ISP1362_USB
  318. /* Initialize OR5 / BR5 */
  319. memctl->memc_or5 = CFG_OR5_ISP1362;
  320. memctl->memc_br5 = CFG_BR5_ISP1362;
  321. #endif /* CONFIG_ISP1362_USB */
  322. return (size_b0 + size_b1);
  323. }
  324. /* ------------------------------------------------------------------------- */
  325. /*
  326. * Check memory range for valid RAM. A simple memory test determines
  327. * the actually available RAM size between addresses `base' and
  328. * `base + maxsize'. Some (not all) hardware errors are detected:
  329. * - short between address lines
  330. * - short between data lines
  331. */
  332. static long int dram_size (long int mamr_value, long int *base, long int maxsize)
  333. {
  334. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  335. volatile memctl8xx_t *memctl = &immap->im_memctl;
  336. memctl->memc_mamr = mamr_value;
  337. return (get_ram_size(base, maxsize));
  338. }
  339. /* ------------------------------------------------------------------------- */
  340. #ifdef CONFIG_PS2MULT
  341. #ifdef CONFIG_BMS2003
  342. #define BASE_BAUD ( 1843200 / 16 )
  343. struct serial_state rs_table[] = {
  344. { BASE_BAUD, 4, (void*)0xec140000 },
  345. { BASE_BAUD, 2, (void*)0xec150000 },
  346. { BASE_BAUD, 6, (void*)0xec160000 },
  347. { BASE_BAUD, 10, (void*)0xec170000 },
  348. };
  349. #endif /* CONFIG_BMS2003 */
  350. #endif /* CONFIG_PS2MULT */
  351. /* ------------------------------------------------------------------------- */
  352. #ifdef CONFIG_BMS2003
  353. int misc_init_r (void)
  354. {
  355. #ifdef CONFIG_IDE_LED
  356. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  357. /* Configure PA15 as output port */
  358. immap->im_ioport.iop_padir |= 0x0001;
  359. immap->im_ioport.iop_paodr |= 0x0001;
  360. immap->im_ioport.iop_papar &= ~0x0001;
  361. immap->im_ioport.iop_padat &= ~0x0001; /* turn it off */
  362. #endif
  363. return (0);
  364. }
  365. #ifdef CONFIG_IDE_LED
  366. void ide_led (uchar led, uchar status)
  367. {
  368. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  369. /* We have one led for both pcmcia slots */
  370. if (status) { /* led on */
  371. immap->im_ioport.iop_padat |= 0x0001;
  372. } else {
  373. immap->im_ioport.iop_padat &= ~0x0001;
  374. }
  375. }
  376. #endif
  377. #endif /* CONFIG_BMS2003 */
  378. /* ------------------------------------------------------------------------- */