TQM85xx.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686
  1. /*
  2. * (C) Copyright 2007
  3. * Thomas Waehner, TQ-System GmbH, thomas.waehner@tqs.de.
  4. *
  5. * (C) Copyright 2005
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * Wolfgang Denk <wd@denx.de>
  9. * Copyright 2004 Freescale Semiconductor.
  10. * (C) Copyright 2002,2003 Motorola,Inc.
  11. * Xianghua Xiao <X.Xiao@motorola.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. /*
  32. * TQM85xx (8560/40/55/41/48) board configuration file
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /* High Level Configuration Options */
  37. #define CONFIG_BOOKE 1 /* BOOKE */
  38. #define CONFIG_E500 1 /* BOOKE e500 family */
  39. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
  40. #define CONFIG_PCI
  41. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  42. #define CONFIG_PCIX_CHECK /* PCIX olny works at 66 MHz */
  43. #ifdef CONFIG_TQM8548
  44. #define CONFIG_PCI1
  45. #define CONFIG_PCIE1
  46. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  47. #endif
  48. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  49. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  50. /*
  51. * NAND flash support (disabled by default)
  52. *
  53. * Warning: NAND support will likely increase the U-Boot image size
  54. * to more than 256 KB. Please adjust TEXT_BASE if necessary.
  55. */
  56. #undef CONFIG_NAND
  57. /*
  58. * MPC8540 and MPC8548 don't have CPM module
  59. */
  60. #if !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8548)
  61. #define CONFIG_CPM2 1 /* has CPM2 */
  62. #endif
  63. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  64. #undef CONFIG_CAN_DRIVER /* CAN Driver support */
  65. /*
  66. * sysclk for MPC85xx
  67. *
  68. * Two valid values are:
  69. * 33333333
  70. * 66666666
  71. *
  72. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  73. * is likely the desired value here, so that is now the default.
  74. * The board, however, can run at 66MHz. In any event, this value
  75. * must match the settings of some switches. Details can be found
  76. * in the README.mpc85xxads.
  77. */
  78. #ifndef CONFIG_SYS_CLK_FREQ
  79. #define CONFIG_SYS_CLK_FREQ 33333333
  80. #endif
  81. /*
  82. * These can be toggled for performance analysis, otherwise use default.
  83. */
  84. #define CONFIG_L2_CACHE /* toggle L2 cache */
  85. #define CONFIG_BTB /* toggle branch predition */
  86. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  87. #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  88. #undef CFG_DRAM_TEST /* memory test, takes time */
  89. #define CFG_MEMTEST_START 0x00000000
  90. #define CFG_MEMTEST_END 0x10000000
  91. /*
  92. * Base addresses -- Note these are effective addresses where the
  93. * actual resources get mapped (not physical addresses)
  94. */
  95. #define CFG_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
  96. #define CFG_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
  97. #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
  98. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  99. #define CFG_PCI1_ADDR (CFG_CCSRBAR + 0x8000)
  100. #define CFG_PCI2_ADDR (CFG_CCSRBAR + 0x9000)
  101. #define CFG_PCIE1_ADDR (CFG_CCSRBAR + 0xa000)
  102. /*
  103. * DDR Setup
  104. */
  105. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
  106. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  107. #if defined(CONFIG_TQM8540) || defined(CONFIG_TQM8560)
  108. /* TQM8540 & 8560 need DLL-override */
  109. #define CONFIG_DDR_DLL /* DLL fix needed */
  110. #define CONFIG_DDR_DEFAULT_CL 25 /* CAS latency 2,5 */
  111. #endif /* CONFIG_TQM8540 || CONFIG_TQM8560 */
  112. #if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555) || \
  113. defined(CONFIG_TQM8548)
  114. #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
  115. #endif /* CONFIG_TQM8541 || CONFIG_TQM8555 || CONFIG_TQM8548 */
  116. /*
  117. * Old TQM85xx boards have 'M' type Spansion Flashes from the S29GLxxxM
  118. * series while new boards have 'N' type Flashes from the S29GLxxxN
  119. * series, which have bigger sectors: 2 x 128 instead of 2 x 64 KB.
  120. */
  121. #ifdef CONFIG_TQM8548
  122. #define CONFIG_TQM_FLASH_N_TYPE
  123. #endif /* CONFIG_TQM8548 */
  124. /*
  125. * Flash on the Local Bus
  126. */
  127. #define CFG_FLASH0 0xFC000000
  128. #define CFG_FLASH1 0xF8000000
  129. #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
  130. #define CFG_LBC_FLASH_BASE CFG_FLASH1 /* Localbus flash start */
  131. #define CFG_FLASH_BASE CFG_LBC_FLASH_BASE /* start of FLASH */
  132. /* Default ORx timings are for <= 41.7 MHz Local Bus Clock.
  133. *
  134. * Note: According to timing specifications external addr latch delay
  135. * (EAD, bit #0) must be set if Local Bus Clock is > 83 MHz.
  136. *
  137. * For other Local Bus Clocks see following table:
  138. *
  139. * Clock/MHz CFG_ORx_PRELIM
  140. * 166 0x.....CA5
  141. * 133 0x.....C85
  142. * 100 0x.....C65
  143. * 83 0x.....FA2
  144. * 66 0x.....C82
  145. * 50 0x.....C60
  146. * 42 0x.....040
  147. * 33 0x.....030
  148. * 25 0x.....020
  149. *
  150. */
  151. #define CFG_BR0_PRELIM 0xfc001801 /* port size 32bit */
  152. #define CFG_OR0_PRELIM 0xfc000040 /* 64MB Flash */
  153. #define CFG_BR1_PRELIM 0xf8001801 /* port size 32bit */
  154. #define CFG_OR1_PRELIM 0xfc000040 /* 64MB Flash */
  155. #define CFG_FLASH_CFI /* flash is CFI compat. */
  156. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  157. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector */
  158. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
  159. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* speed up output to Flash */
  160. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  161. #define CFG_MAX_FLASH_SECT 512 /* sectors per device */
  162. #undef CFG_FLASH_CHECKSUM
  163. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  164. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  165. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  166. /*
  167. * Note: when changing the Local Bus clock divider you have to
  168. * change the timing values in CFG_ORx_PRELIM.
  169. *
  170. * LCRR[00:03] CLKDIV: System (CCB) clock divider. Valid values are 2, 4, 8.
  171. * LCRR[16:17] EADC : External address delay cycles. It should be set to 2
  172. * for Local Bus Clock > 83.3 MHz.
  173. */
  174. #define CFG_LBC_LCRR 0x00030008 /* LB clock ratio reg */
  175. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  176. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  177. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
  178. #define CONFIG_L1_INIT_RAM
  179. #define CFG_INIT_RAM_LOCK 1
  180. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  181. #define CFG_INIT_RAM_END 0x4000 /* End used area in RAM */
  182. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  183. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  184. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  185. #define CFG_MONITOR_LEN (~TEXT_BASE + 1)/* Reserved for Monitor */
  186. #define CFG_MALLOC_LEN (384 * 1024) /* Reserved for malloc */
  187. /* Serial Port */
  188. #if defined(CONFIG_TQM8560)
  189. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  190. #undef CONFIG_CONS_NONE /* define if console on something else */
  191. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  192. #else /* !CONFIG_TQM8560 */
  193. #define CONFIG_CONS_INDEX 1
  194. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  195. #define CFG_NS16550
  196. #define CFG_NS16550_SERIAL
  197. #define CFG_NS16550_REG_SIZE 1
  198. #define CFG_NS16550_CLK get_bus_freq(0)
  199. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  200. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  201. /* PS/2 Keyboard */
  202. #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  203. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  204. #define CONFIG_PS2SERIAL 2 /* .. on DUART2 */
  205. #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  206. #define CONFIG_BOARD_EARLY_INIT_R 1
  207. #endif /* CONFIG_TQM8560 */
  208. #define CONFIG_BAUDRATE 115200
  209. #define CFG_BAUDRATE_TABLE \
  210. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  211. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  212. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  213. #ifdef CFG_HUSH_PARSER
  214. #define CFG_PROMPT_HUSH_PS2 "> "
  215. #endif
  216. /* pass open firmware flat tree */
  217. #define CONFIG_OF_LIBFDT 1
  218. #define CONFIG_OF_BOARD_SETUP 1
  219. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  220. /* CAN */
  221. #define CFG_CAN_BASE 0xE3000000 /* CAN base address */
  222. #ifdef CONFIG_CAN_DRIVER
  223. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 KiB address mask */
  224. #define CFG_OR2_CAN (CFG_CAN_OR_AM | OR_UPM_BI)
  225. #define CFG_BR2_CAN ((CFG_CAN_BASE & BR_BA) | \
  226. BR_PS_8 | BR_MS_UPMC | BR_V)
  227. #endif /* CONFIG_CAN_DRIVER */
  228. /*
  229. * I2C
  230. */
  231. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  232. #define CONFIG_HARD_I2C /* I2C with hardware support */
  233. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  234. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  235. #define CFG_I2C_SLAVE 0x7F
  236. #define CFG_I2C_NOPROBES {0x48} /* Don't probe these addrs */
  237. #define CFG_I2C_OFFSET 0x3000
  238. /* I2C RTC */
  239. #define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
  240. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  241. /* I2C EEPROM */
  242. /*
  243. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work also).
  244. */
  245. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  246. #define CFG_I2C_EEPROM_ADDR_LEN 2
  247. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  248. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  249. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  250. #define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
  251. /* I2C SYSMON (LM75) */
  252. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  253. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  254. #define CFG_DTT_MAX_TEMP 70
  255. #define CFG_DTT_LOW_TEMP -30
  256. #define CFG_DTT_HYSTERESIS 3
  257. #ifndef CONFIG_PCIE1
  258. /* RapidIO MMU */
  259. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  260. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  261. #define CFG_RIO_MEM_SIZE 0x20000000 /* 512M */
  262. #endif /* CONFIG_PCIE1 */
  263. /* NAND FLASH */
  264. #ifdef CONFIG_NAND
  265. #undef CFG_NAND_LEGACY
  266. #define CONFIG_NAND_FSL_UPM 1
  267. #define CONFIG_MTD_NAND_ECC_JFFS2 1 /* use JFFS2 ECC */
  268. /* address distance between chip selects */
  269. #define CFG_NAND_SELECT_DEVICE 1
  270. #define CFG_NAND_CS_DIST 0x200
  271. #define CFG_NAND_SIZE 0x8000
  272. #define CFG_NAND0_BASE 0xE3010000
  273. #define CFG_NAND1_BASE (CFG_NAND0_BASE + CFG_NAND_CS_DIST)
  274. #define CFG_NAND2_BASE (CFG_NAND1_BASE + CFG_NAND_CS_DIST)
  275. #define CFG_NAND3_BASE (CFG_NAND2_BASE + CFG_NAND_CS_DIST)
  276. #define CFG_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
  277. #define NAND_MAX_CHIPS 1
  278. #if (CFG_MAX_NAND_DEVICE == 1)
  279. #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE }
  280. #elif (CFG_MAX_NAND_DEVICE == 2)
  281. #define CFG_NAND_QUIET_TEST 1
  282. #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE, \
  283. CFG_NAND1_BASE, \
  284. }
  285. #elif (CFG_MAX_NAND_DEVICE == 4)
  286. #define CFG_NAND_QUIET_TEST 1
  287. #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE, \
  288. CFG_NAND1_BASE, \
  289. CFG_NAND2_BASE, \
  290. CFG_NAND3_BASE, \
  291. }
  292. #endif
  293. /* CS3 for NAND Flash */
  294. #define CFG_BR3_PRELIM ((CFG_NAND0_BASE & BR_BA) | BR_PS_8 | \
  295. BR_MS_UPMB | BR_V)
  296. #define CFG_OR3_PRELIM (P2SZ_TO_AM(CFG_NAND_SIZE) | OR_UPM_BI)
  297. #define NAND_BIG_DELAY_US 25 /* max tR for Samsung devices */
  298. #endif /* CONFIG_NAND */
  299. /*
  300. * General PCI
  301. * Addresses are mapped 1-1.
  302. */
  303. #define CFG_PCI1_MEM_BASE 0x80000000
  304. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  305. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  306. #define CFG_PCI1_IO_BASE 0xe2000000
  307. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  308. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  309. /* PCI view of System Memory */
  310. #define CFG_PCI_MEMORY_BUS 0x00000000
  311. #define CFG_PCI_MEMORY_PHYS 0x00000000
  312. #define CFG_PCI_MEMORY_SIZE 0x80000000
  313. #ifdef CONFIG_PCIE1
  314. /*
  315. * General PCI express
  316. * Addresses are mapped 1-1.
  317. */
  318. #define CFG_PCIE1_MEM_BASE 0xc0000000
  319. #define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
  320. #define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  321. #define CFG_PCIE1_IO_BASE 0xef000000
  322. #define CFG_PCIE1_IO_PHYS CFG_PCIE1_IO_BASE
  323. #define CFG_PCIE1_IO_SIZE 0x1000000 /* 16M */
  324. #endif /* CONFIG_PCIE1 */
  325. #if defined(CONFIG_PCI)
  326. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  327. #define CONFIG_EEPRO100
  328. #undef CONFIG_TULIP
  329. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  330. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  331. #endif /* CONFIG_PCI */
  332. #define CONFIG_NET_MULTI 1
  333. #define CONFIG_MII 1 /* MII PHY management */
  334. #define CONFIG_TSEC1 1
  335. #define CONFIG_TSEC1_NAME "TSEC0"
  336. #define CONFIG_TSEC2 1
  337. #define CONFIG_TSEC2_NAME "TSEC1"
  338. #define TSEC1_PHY_ADDR 2
  339. #define TSEC2_PHY_ADDR 1
  340. #define TSEC1_PHYIDX 0
  341. #define TSEC2_PHYIDX 0
  342. #define TSEC1_FLAGS TSEC_GIGABIT
  343. #define TSEC2_FLAGS TSEC_GIGABIT
  344. #define FEC_PHY_ADDR 3
  345. #define FEC_PHYIDX 0
  346. #define FEC_FLAGS 0
  347. #define CONFIG_HAS_ETH0
  348. #define CONFIG_HAS_ETH1
  349. #define CONFIG_HAS_ETH2
  350. #ifdef CONFIG_TQM8548
  351. /*
  352. * TQM8548 has 4 ethernet ports. 4 ETSEC's.
  353. *
  354. * On the STK85xx Starterkit the ETSEC3/4 ports are on an
  355. * additional adapter (AIO) between module and Starterkit.
  356. */
  357. #define CONFIG_TSEC3 1
  358. #define CONFIG_TSEC3_NAME "TSEC2"
  359. #define CONFIG_TSEC4 1
  360. #define CONFIG_TSEC4_NAME "TSEC3"
  361. #define TSEC3_PHY_ADDR 4
  362. #define TSEC4_PHY_ADDR 5
  363. #define TSEC3_PHYIDX 0
  364. #define TSEC4_PHYIDX 0
  365. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  366. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  367. #define CONFIG_HAS_ETH3
  368. #define CONFIG_HAS_ETH4
  369. #endif /* CONFIG_TQM8548 */
  370. /* Options are TSEC[0-1], FEC */
  371. #define CONFIG_ETHPRIME "TSEC0"
  372. #if defined(CONFIG_TQM8540)
  373. /*
  374. * TQM8540 has 3 ethernet ports. 2 TSEC's and one FEC.
  375. * The FEC port is connected on the same signals as the FCC3 port
  376. * of the TQM8560 to the baseboard (STK85xx Starterkit).
  377. *
  378. * On the STK85xx Starterkit the X47/X50 jumper has to be set to
  379. * a - d (X50.2 - 3) to enable the FEC port.
  380. */
  381. #define CONFIG_MPC85XX_FEC 1
  382. #define CONFIG_MPC85XX_FEC_NAME "FEC"
  383. #endif
  384. #if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555)
  385. /*
  386. * TQM8541/55 have 4 ethernet ports. 2 TSEC's and 2 FCC's. Only one FCC port
  387. * can be used at once, since only one FCC port is available on the STK85xx
  388. * Starterkit.
  389. *
  390. * To use this port you have to configure U-Boot to use the FCC port 1...2
  391. * and set the X47/X50 jumper to:
  392. * FCC1: a - b (X47.2 - X50.2)
  393. * FCC2: a - c (X50.2 - 1)
  394. */
  395. #define CONFIG_ETHER_ON_FCC
  396. #define CONFIG_ETHER_INDEX 1 /* FCC channel for ethernet */
  397. #endif
  398. #if defined(CONFIG_TQM8560)
  399. /*
  400. * TQM8560 has 5 ethernet ports. 2 TSEC's and 3 FCC's. Only one FCC port
  401. * can be used at once, since only one FCC port is available on the STK85xx
  402. * Starterkit.
  403. *
  404. * To use this port you have to configure U-Boot to use the FCC port 1...3
  405. * and set the X47/X50 jumper to:
  406. * FCC1: a - b (X47.2 - X50.2)
  407. * FCC2: a - c (X50.2 - 1)
  408. * FCC3: a - d (X50.2 - 3)
  409. */
  410. #define CONFIG_ETHER_ON_FCC
  411. #define CONFIG_ETHER_INDEX 3 /* FCC channel for ethernet */
  412. #endif
  413. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
  414. #define CONFIG_ETHER_ON_FCC1
  415. #define CFG_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | \
  416. CMXFCR_TF1CS_MSK)
  417. #define CFG_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK12)
  418. #define CFG_CPMFCR_RAMTYPE 0
  419. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  420. #endif
  421. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
  422. #define CONFIG_ETHER_ON_FCC2
  423. #define CFG_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | \
  424. CMXFCR_TF2CS_MSK)
  425. #define CFG_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK16 | CMXFCR_TF2CS_CLK13)
  426. #define CFG_CPMFCR_RAMTYPE 0
  427. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  428. #endif
  429. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 3)
  430. #define CONFIG_ETHER_ON_FCC3
  431. #define CFG_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | \
  432. CMXFCR_TF3CS_MSK)
  433. #define CFG_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
  434. #define CFG_CPMFCR_RAMTYPE 0
  435. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  436. #endif
  437. /*
  438. * Environment
  439. */
  440. #define CFG_ENV_IS_IN_FLASH 1
  441. #ifdef CONFIG_TQM_FLASH_N_TYPE
  442. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K (one sector) for env */
  443. #else /* !CONFIG_TQM_FLASH_N_TYPE */
  444. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
  445. #endif /* CONFIG_TQM_FLASH_N_TYPE */
  446. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
  447. #define CFG_ENV_SIZE 0x2000
  448. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR - CFG_ENV_SECT_SIZE)
  449. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  450. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  451. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  452. #define CONFIG_TIMESTAMP /* Print image info with ts */
  453. /*
  454. * BOOTP options
  455. */
  456. #define CONFIG_BOOTP_BOOTFILESIZE
  457. #define CONFIG_BOOTP_BOOTPATH
  458. #define CONFIG_BOOTP_GATEWAY
  459. #define CONFIG_BOOTP_HOSTNAME
  460. #ifdef CONFIG_NAND
  461. /*
  462. * Use NAND-FLash as JFFS2 device
  463. */
  464. #define CONFIG_CMD_NAND
  465. #define CONFIG_CMD_JFFS2
  466. #define CONFIG_JFFS2_NAND 1
  467. #ifdef CONFIG_JFFS2_CMDLINE
  468. #define MTDIDS_DEFAULT "nand0=TQM85xx-nand"
  469. #define MTDPARTS_DEFAULT "mtdparts=TQM85xx-nand:-"
  470. #else
  471. #define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */
  472. #define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
  473. #define CONFIG_JFFS2_PART_SIZE 0x200000 /* size of jffs2 partition */
  474. #endif /* CONFIG_JFFS2_CMDLINE */
  475. #endif /* CONFIG_NAND */
  476. /*
  477. * Command line configuration.
  478. */
  479. #include <config_cmd_default.h>
  480. #define CONFIG_CMD_PING
  481. #define CONFIG_CMD_I2C
  482. #define CONFIG_CMD_DHCP
  483. #define CONFIG_CMD_NFS
  484. #define CONFIG_CMD_SNTP
  485. #define CONFIG_CMD_DATE
  486. #define CONFIG_CMD_EEPROM
  487. #define CONFIG_CMD_DTT
  488. #define CONFIG_CMD_MII
  489. #if defined(CONFIG_PCI)
  490. #define CONFIG_CMD_PCI
  491. #endif
  492. #undef CONFIG_WATCHDOG /* watchdog disabled */
  493. /*
  494. * Miscellaneous configurable options
  495. */
  496. #define CFG_LONGHELP /* undef to save memory */
  497. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  498. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  499. #if defined(CONFIG_CMD_KGDB)
  500. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  501. #else
  502. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  503. #endif
  504. #define CFG_PBSIZE (CFG_CBSIZE + \
  505. sizeof(CFG_PROMPT) + 16) /* Print Buf Size */
  506. #define CFG_MAXARGS 16 /* max number of command args */
  507. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  508. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  509. /*
  510. * For booting Linux, the board info and command line data
  511. * have to be in the first 8 MB of memory, since this is
  512. * the maximum mapped by the Linux kernel during initialization.
  513. */
  514. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  515. /*
  516. * Internal Definitions
  517. *
  518. * Boot Flags
  519. */
  520. #define BOOTFLAG_COLD 0x01 /* Power-On: Boot from FLASH */
  521. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  522. #if defined(CONFIG_CMD_KGDB)
  523. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
  524. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  525. #endif
  526. #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
  527. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  528. #define CONFIG_PREBOOT "echo;" \
  529. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  530. "echo"
  531. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  532. /*
  533. * Setup some board specific values for the default environment variables
  534. */
  535. #ifdef CONFIG_CPM2
  536. #define CFG_ENV_CONSDEV "consdev=ttyCPM0\0"
  537. #else
  538. #define CFG_ENV_CONSDEV "consdev=ttyS0\0"
  539. #endif
  540. #define CFG_ENV_FDT_FILE "fdt_file="MK_STR(CONFIG_HOSTNAME)"/" \
  541. MK_STR(CONFIG_HOSTNAME)".dtb\0"
  542. #define CFG_ENV_BOOTFILE "bootfile="MK_STR(CONFIG_HOSTNAME)"/uImage\0"
  543. #define CFG_ENV_UBOOT "uboot="MK_STR(CONFIG_HOSTNAME)"/u-boot.bin\0" \
  544. "uboot_addr="MK_STR(TEXT_BASE)"\0"
  545. #define CONFIG_EXTRA_ENV_SETTINGS \
  546. CFG_ENV_BOOTFILE \
  547. CFG_ENV_FDT_FILE \
  548. CFG_ENV_CONSDEV \
  549. "netdev=eth0\0" \
  550. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  551. "nfsroot=$serverip:$rootpath\0" \
  552. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  553. "addip=setenv bootargs $bootargs " \
  554. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  555. ":$hostname:$netdev:off panic=1\0" \
  556. "addcons=setenv bootargs $bootargs " \
  557. "console=$consdev,$baudrate\0" \
  558. "flash_nfs=run nfsargs addip addcons;" \
  559. "bootm $kernel_addr - $fdt_addr\0" \
  560. "flash_self=run ramargs addip addcons;" \
  561. "bootm $kernel_addr $ramdisk_addr $fdt_addr\0" \
  562. "net_nfs=tftp $kernel_addr_r $bootfile;" \
  563. "tftp $fdt_addr_r $fdt_file;" \
  564. "run nfsargs addip addcons;" \
  565. "bootm $kernel_addr_r - $fdt_addr_r\0" \
  566. "rootpath=/opt/eldk/ppc_85xx\0" \
  567. "fdt_addr_r=900000\0" \
  568. "kernel_addr_r=1000000\0" \
  569. "fdt_addr=ffec0000\0" \
  570. "kernel_addr=ffd00000\0" \
  571. "ramdisk_addr=ff800000\0" \
  572. CFG_ENV_UBOOT \
  573. "load=tftp 100000 $uboot\0" \
  574. "update=protect off $uboot_addr +$filesize;" \
  575. "erase $uboot_addr +$filesize;" \
  576. "cp.b 100000 $uboot_addr $filesize;" \
  577. "setenv filesize;saveenv\0" \
  578. "upd=run load update\0" \
  579. ""
  580. #define CONFIG_BOOTCOMMAND "run flash_self"
  581. #endif /* __CONFIG_H */