speed.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /*
  2. *
  3. * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
  4. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/processor.h>
  26. #include <asm/immap.h>
  27. #include <asm/io.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. /*
  30. * Low Power Divider specifications
  31. */
  32. #define CLOCK_LPD_MIN (1 << 0) /* Divider (decoded) */
  33. #define CLOCK_LPD_MAX (1 << 15) /* Divider (decoded) */
  34. #define CLOCK_PLL_FVCO_MAX 540000000
  35. #define CLOCK_PLL_FVCO_MIN 300000000
  36. #define CLOCK_PLL_FSYS_MAX 266666666
  37. #define CLOCK_PLL_FSYS_MIN 100000000
  38. #define MHZ 1000000
  39. void clock_enter_limp(int lpdiv)
  40. {
  41. ccm_t *ccm = (ccm_t *)MMAP_CCM;
  42. int i, j;
  43. /* Check bounds of divider */
  44. if (lpdiv < CLOCK_LPD_MIN)
  45. lpdiv = CLOCK_LPD_MIN;
  46. if (lpdiv > CLOCK_LPD_MAX)
  47. lpdiv = CLOCK_LPD_MAX;
  48. /* Round divider down to nearest power of two */
  49. for (i = 0, j = lpdiv; j != 1; j >>= 1, i++) ;
  50. /* Apply the divider to the system clock */
  51. clrsetbits_be16(&ccm->cdr, 0x0f00, CCM_CDR_LPDIV(i));
  52. /* Enable Limp Mode */
  53. setbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
  54. }
  55. /*
  56. * brief Exit Limp mode
  57. * warning The PLL should be set and locked prior to exiting Limp mode
  58. */
  59. void clock_exit_limp(void)
  60. {
  61. ccm_t *ccm = (ccm_t *)MMAP_CCM;
  62. pll_t *pll = (pll_t *)MMAP_PLL;
  63. /* Exit Limp mode */
  64. clrbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
  65. /* Wait for the PLL to lock */
  66. while (!(in_be32(&pll->psr) & PLL_PSR_LOCK))
  67. ;
  68. }
  69. /*
  70. * get_clocks() fills in gd->cpu_clock and gd->bus_clk
  71. */
  72. int get_clocks(void)
  73. {
  74. ccm_t *ccm = (ccm_t *)MMAP_CCM;
  75. pll_t *pll = (pll_t *)MMAP_PLL;
  76. int pllmult_nopci[] = { 20, 10, 24, 18, 12, 6, 16, 8 };
  77. int pllmult_pci[] = { 12, 6, 16, 8 };
  78. int vco = 0, bPci, temp, fbtemp, pcrvalue;
  79. int *pPllmult = NULL;
  80. u16 fbpll_mask;
  81. #ifdef CONFIG_M54455EVB
  82. u8 *cpld = (u8 *)(CONFIG_SYS_CS2_BASE + 3);
  83. #endif
  84. u8 bootmode;
  85. /* To determine PCI is present or not */
  86. if (((in_be16(&ccm->ccr) & CCM_CCR_360_FBCONFIG_MASK) == 0x00e0) ||
  87. ((in_be16(&ccm->ccr) & CCM_CCR_360_FBCONFIG_MASK) == 0x0060)) {
  88. pPllmult = &pllmult_pci[0];
  89. fbpll_mask = 3; /* 11b */
  90. bPci = 1;
  91. } else {
  92. pPllmult = &pllmult_nopci[0];
  93. fbpll_mask = 7; /* 111b */
  94. #ifdef CONFIG_PCI
  95. gd->pci_clk = 0;
  96. #endif
  97. bPci = 0;
  98. }
  99. #ifdef CONFIG_M54455EVB
  100. bootmode = (in_8(cpld) & 0x03);
  101. if (bootmode != 3) {
  102. /* Temporary read from CCR- fixed fb issue, must be the same clock
  103. as pci or input clock, causing cpld/fpga read inconsistancy */
  104. fbtemp = pPllmult[ccm->ccr & fbpll_mask];
  105. /* Break down into small pieces, code still in flex bus */
  106. pcrvalue = in_be32(&pll->pcr) & 0xFFFFF0FF;
  107. temp = fbtemp - 1;
  108. pcrvalue |= PLL_PCR_OUTDIV3(temp);
  109. out_be32(&pll->pcr, pcrvalue);
  110. }
  111. #endif
  112. #ifdef CONFIG_M54451EVB
  113. /* No external logic to read the bootmode, hard coded from built */
  114. #ifdef CONFIG_CF_SBF
  115. bootmode = 3;
  116. #else
  117. bootmode = 2;
  118. /* default value is 16 mul, set to 20 mul */
  119. pcrvalue = (in_be32(&pll->pcr) & 0x00FFFFFF) | 0x14000000;
  120. out_be32(&pll->pcr, pcrvalue);
  121. while ((in_be32(&pll->psr) & PLL_PSR_LOCK) != PLL_PSR_LOCK)
  122. ;
  123. #endif
  124. #endif
  125. if (bootmode == 0) {
  126. /* RCON mode */
  127. vco = pPllmult[ccm->rcon & fbpll_mask] * CONFIG_SYS_INPUT_CLKSRC;
  128. if ((vco < CLOCK_PLL_FVCO_MIN) || (vco > CLOCK_PLL_FVCO_MAX)) {
  129. /* invaild range, re-set in PCR */
  130. int temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV2_MASK) >> 4) + 1;
  131. int i, j, bus;
  132. j = (in_be32(&pll->pcr) & 0xFF000000) >> 24;
  133. for (i = j; i < 0xFF; i++) {
  134. vco = i * CONFIG_SYS_INPUT_CLKSRC;
  135. if (vco >= CLOCK_PLL_FVCO_MIN) {
  136. bus = vco / temp;
  137. if (bus <= CLOCK_PLL_FSYS_MIN - MHZ)
  138. continue;
  139. else
  140. break;
  141. }
  142. }
  143. pcrvalue = in_be32(&pll->pcr) & 0x00FF00FF;
  144. fbtemp = ((i - 1) << 8) | ((i - 1) << 12);
  145. pcrvalue |= ((i << 24) | fbtemp);
  146. out_be32(&pll->pcr, pcrvalue);
  147. }
  148. gd->vco_clk = vco; /* Vco clock */
  149. } else if (bootmode == 2) {
  150. /* Normal mode */
  151. vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
  152. if ((vco < CLOCK_PLL_FVCO_MIN) || (vco > CLOCK_PLL_FVCO_MAX)) {
  153. /* Default value */
  154. pcrvalue = (in_be32(&pll->pcr) & 0x00FFFFFF);
  155. pcrvalue |= pPllmult[in_be16(&ccm->ccr) & fbpll_mask] << 24;
  156. out_be32(&pll->pcr, pcrvalue);
  157. vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
  158. }
  159. gd->vco_clk = vco; /* Vco clock */
  160. } else if (bootmode == 3) {
  161. /* serial mode */
  162. vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
  163. gd->vco_clk = vco; /* Vco clock */
  164. }
  165. if ((in_be16(&ccm->ccr) & CCM_MISCCR_LIMP) == CCM_MISCCR_LIMP) {
  166. /* Limp mode */
  167. } else {
  168. gd->inp_clk = CONFIG_SYS_INPUT_CLKSRC; /* Input clock */
  169. temp = (in_be32(&pll->pcr) & PLL_PCR_OUTDIV1_MASK) + 1;
  170. gd->cpu_clk = vco / temp; /* cpu clock */
  171. temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV2_MASK) >> 4) + 1;
  172. gd->bus_clk = vco / temp; /* bus clock */
  173. temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV3_MASK) >> 8) + 1;
  174. gd->flb_clk = vco / temp; /* FlexBus clock */
  175. #ifdef CONFIG_PCI
  176. if (bPci) {
  177. temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV4_MASK) >> 12) + 1;
  178. gd->pci_clk = vco / temp; /* PCI clock */
  179. }
  180. #endif
  181. }
  182. #ifdef CONFIG_FSL_I2C
  183. gd->i2c1_clk = gd->bus_clk;
  184. #endif
  185. return (0);
  186. }