pci.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
  3. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * PCI Configuration space access support
  25. */
  26. #include <common.h>
  27. #include <pci.h>
  28. #include <asm/io.h>
  29. #include <asm/immap.h>
  30. #if defined(CONFIG_PCI)
  31. /* System RAM mapped over PCI */
  32. #define CONFIG_SYS_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
  33. #define CONFIG_SYS_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
  34. #define CONFIG_SYS_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
  35. #define cfg_read(val, addr, type, op) *val = op((type)(addr));
  36. #define cfg_write(val, addr, type, op) op((type *)(addr), (val));
  37. #define PCI_OP(rw, size, type, op, mask) \
  38. int pci_##rw##_cfg_##size(struct pci_controller *hose, \
  39. pci_dev_t dev, int offset, type val) \
  40. { \
  41. u32 addr = 0; \
  42. u16 cfg_type = 0; \
  43. addr = ((offset & 0xfc) | cfg_type | (dev) | 0x80000000); \
  44. out_be32(hose->cfg_addr, addr); \
  45. cfg_##rw(val, hose->cfg_data + (offset & mask), type, op); \
  46. out_be32(hose->cfg_addr, addr & 0x7fffffff); \
  47. return 0; \
  48. }
  49. PCI_OP(read, byte, u8 *, in_8, 3)
  50. PCI_OP(read, word, u16 *, in_le16, 2)
  51. PCI_OP(read, dword, u32 *, in_le32, 0)
  52. PCI_OP(write, byte, u8, out_8, 3)
  53. PCI_OP(write, word, u16, out_le16, 2)
  54. PCI_OP(write, dword, u32, out_le32, 0)
  55. void pci_mcf5445x_init(struct pci_controller *hose)
  56. {
  57. pci_t *pci = (pci_t *)MMAP_PCI;
  58. pciarb_t *pciarb = (pciarb_t *)MMAP_PCIARB;
  59. gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  60. u32 barEn = 0;
  61. out_be32(&pciarb->acr, 0x001f001f);
  62. /* Set PCIGNT1, PCIREQ1, PCIREQ0/PCIGNTIN, PCIGNT0/PCIREQOUT,
  63. PCIREQ2, PCIGNT2 */
  64. out_be16(&gpio->par_pci,
  65. GPIO_PAR_PCI_GNT3_GNT3 | GPIO_PAR_PCI_GNT2 |
  66. GPIO_PAR_PCI_GNT1 | GPIO_PAR_PCI_GNT0 |
  67. GPIO_PAR_PCI_REQ3_REQ3 | GPIO_PAR_PCI_REQ2 |
  68. GPIO_PAR_PCI_REQ1 | GPIO_PAR_PCI_REQ0);
  69. /* Assert reset bit */
  70. setbits_be32(&pci->gscr, PCI_GSCR_PR);
  71. setbits_be32(&pci->tcr1, PCI_TCR1_P);
  72. /* Initiator windows */
  73. out_be32(&pci->iw0btar,
  74. CONFIG_SYS_PCI_MEM_PHYS | (CONFIG_SYS_PCI_MEM_PHYS >> 16));
  75. out_be32(&pci->iw1btar,
  76. CONFIG_SYS_PCI_IO_PHYS | (CONFIG_SYS_PCI_IO_PHYS >> 16));
  77. out_be32(&pci->iw2btar,
  78. CONFIG_SYS_PCI_CFG_PHYS | (CONFIG_SYS_PCI_CFG_PHYS >> 16));
  79. out_be32(&pci->iwcr,
  80. PCI_IWCR_W0C_EN | PCI_IWCR_W1C_EN | PCI_IWCR_W1C_IO |
  81. PCI_IWCR_W2C_EN | PCI_IWCR_W2C_IO);
  82. out_be32(&pci->icr, 0);
  83. /* Enable bus master and mem access */
  84. out_be32(&pci->scr, PCI_SCR_B | PCI_SCR_M);
  85. /* Cache line size and master latency */
  86. out_be32(&pci->cr1, PCI_CR1_CLS(8) | PCI_CR1_LTMR(0xF8));
  87. out_be32(&pci->cr2, 0);
  88. #ifdef CONFIG_SYS_PCI_BAR0
  89. out_be32(&pci->bar0, PCI_BAR_BAR0(CONFIG_SYS_PCI_BAR0));
  90. out_be32(&pci->tbatr0, CONFIG_SYS_PCI_TBATR0 | PCI_TBATR_EN);
  91. barEn |= PCI_TCR2_B0E;
  92. #endif
  93. #ifdef CONFIG_SYS_PCI_BAR1
  94. out_be32(&pci->bar1, PCI_BAR_BAR1(CONFIG_SYS_PCI_BAR1));
  95. out_be32(&pci->tbatr1, CONFIG_SYS_PCI_TBATR1 | PCI_TBATR_EN);
  96. barEn |= PCI_TCR2_B1E;
  97. #endif
  98. #ifdef CONFIG_SYS_PCI_BAR2
  99. out_be32(&pci->bar2, PCI_BAR_BAR2(CONFIG_SYS_PCI_BAR2));
  100. out_be32(&pci->tbatr2, CONFIG_SYS_PCI_TBATR2 | PCI_TBATR_EN);
  101. barEn |= PCI_TCR2_B2E;
  102. #endif
  103. #ifdef CONFIG_SYS_PCI_BAR3
  104. out_be32(&pci->bar3, PCI_BAR_BAR3(CONFIG_SYS_PCI_BAR3));
  105. out_be32(&pci->tbatr3, CONFIG_SYS_PCI_TBATR3 | PCI_TBATR_EN);
  106. barEn |= PCI_TCR2_B3E;
  107. #endif
  108. #ifdef CONFIG_SYS_PCI_BAR4
  109. out_be32(&pci->bar4, PCI_BAR_BAR4(CONFIG_SYS_PCI_BAR4));
  110. out_be32(&pci->tbatr4, CONFIG_SYS_PCI_TBATR4 | PCI_TBATR_EN);
  111. barEn |= PCI_TCR2_B4E;
  112. #endif
  113. #ifdef CONFIG_SYS_PCI_BAR5
  114. out_be32(&pci->bar5, PCI_BAR_BAR5(CONFIG_SYS_PCI_BAR5));
  115. out_be32(&pci->tbatr5, CONFIG_SYS_PCI_TBATR5 | PCI_TBATR_EN);
  116. barEn |= PCI_TCR2_B5E;
  117. #endif
  118. out_be32(&pci->tcr2, barEn);
  119. /* Deassert reset bit */
  120. clrbits_be32(&pci->gscr, PCI_GSCR_PR);
  121. udelay(1000);
  122. /* Enable PCI bus master support */
  123. hose->first_busno = 0;
  124. hose->last_busno = 0xff;
  125. pci_set_region(hose->regions + 0, CONFIG_SYS_PCI_MEM_BUS, CONFIG_SYS_PCI_MEM_PHYS,
  126. CONFIG_SYS_PCI_MEM_SIZE, PCI_REGION_MEM);
  127. pci_set_region(hose->regions + 1, CONFIG_SYS_PCI_IO_BUS, CONFIG_SYS_PCI_IO_PHYS,
  128. CONFIG_SYS_PCI_IO_SIZE, PCI_REGION_IO);
  129. pci_set_region(hose->regions + 2, CONFIG_SYS_PCI_SYS_MEM_BUS,
  130. CONFIG_SYS_PCI_SYS_MEM_PHYS, CONFIG_SYS_PCI_SYS_MEM_SIZE,
  131. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
  132. hose->region_count = 3;
  133. hose->cfg_addr = &(pci->car);
  134. hose->cfg_data = (volatile unsigned char *)CONFIG_SYS_PCI_CFG_BUS;
  135. pci_set_ops(hose, pci_read_cfg_byte, pci_read_cfg_word,
  136. pci_read_cfg_dword, pci_write_cfg_byte, pci_write_cfg_word,
  137. pci_write_cfg_dword);
  138. /* Hose scan */
  139. pci_register_hose(hose);
  140. hose->last_busno = pci_hose_scan(hose);
  141. }
  142. #endif /* CONFIG_PCI */