mux.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * mux.c
  3. *
  4. * Copyright (C) 2013 Lemonage Software GmbH
  5. * Author Lars Poeschel <poeschel@lemonage.de>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <common.h>
  17. #include <asm/arch/sys_proto.h>
  18. #include <asm/arch/hardware.h>
  19. #include <asm/arch/mux.h>
  20. #include <asm/io.h>
  21. #include "board.h"
  22. static struct module_pin_mux uart0_pin_mux[] = {
  23. {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
  24. {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
  25. {-1},
  26. };
  27. #ifdef CONFIG_MMC
  28. static struct module_pin_mux mmc0_pin_mux[] = {
  29. {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
  30. {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
  31. {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
  32. {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
  33. {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
  34. {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
  35. {OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)}, /* MMC0_WP */
  36. {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */
  37. {-1},
  38. };
  39. #endif
  40. #ifdef CONFIG_I2C
  41. static struct module_pin_mux i2c0_pin_mux[] = {
  42. {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
  43. PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
  44. {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
  45. PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
  46. {-1},
  47. };
  48. #endif
  49. #ifdef CONFIG_SPI
  50. static struct module_pin_mux spi0_pin_mux[] = {
  51. {OFFSET(spi0_sclk), (MODE(0) | RXACTIVE | PULLUDEN)}, /* SPI0_SCLK */
  52. {OFFSET(spi0_d0), (MODE(0) | RXACTIVE |
  53. PULLUDEN | PULLUP_EN)}, /* SPI0_D0 */
  54. {OFFSET(spi0_d1), (MODE(0) | RXACTIVE | PULLUDEN)}, /* SPI0_D1 */
  55. {OFFSET(spi0_cs0), (MODE(0) | RXACTIVE |
  56. PULLUDEN | PULLUP_EN)}, /* SPI0_CS0 */
  57. {-1},
  58. };
  59. #endif
  60. static struct module_pin_mux gpio0_7_pin_mux[] = {
  61. {OFFSET(ecap0_in_pwm0_out), (MODE(7) | PULLUDEN)}, /* GPIO0_7 */
  62. {-1},
  63. };
  64. static struct module_pin_mux rmii1_pin_mux[] = {
  65. {OFFSET(mii1_crs), MODE(1) | RXACTIVE}, /* RMII1_CRS */
  66. {OFFSET(mii1_rxerr), MODE(1) | RXACTIVE}, /* RMII1_RXERR */
  67. {OFFSET(mii1_txen), MODE(1)}, /* RMII1_TXEN */
  68. {OFFSET(mii1_txd1), MODE(1)}, /* RMII1_TXD1 */
  69. {OFFSET(mii1_txd0), MODE(1)}, /* RMII1_TXD0 */
  70. {OFFSET(mii1_rxd1), MODE(1) | RXACTIVE}, /* RMII1_RXD1 */
  71. {OFFSET(mii1_rxd0), MODE(1) | RXACTIVE}, /* RMII1_RXD0 */
  72. {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
  73. {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
  74. {OFFSET(rmii1_refclk), MODE(0) | RXACTIVE}, /* RMII1_REFCLK */
  75. {-1},
  76. };
  77. static struct module_pin_mux cbmux_pin_mux[] = {
  78. {OFFSET(uart0_ctsn), MODE(7) | RXACTIVE | PULLDOWN_EN}, /* JP3 */
  79. {OFFSET(uart0_rtsn), MODE(7) | RXACTIVE | PULLUP_EN}, /* JP4 */
  80. {-1},
  81. };
  82. #ifdef CONFIG_NAND
  83. static struct module_pin_mux nand_pin_mux[] = {
  84. {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
  85. {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
  86. {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
  87. {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
  88. {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
  89. {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
  90. {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
  91. {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
  92. {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
  93. {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
  94. {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
  95. {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
  96. {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
  97. {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
  98. {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
  99. {-1},
  100. };
  101. #endif
  102. void enable_uart0_pin_mux(void)
  103. {
  104. configure_module_pin_mux(uart0_pin_mux);
  105. }
  106. void enable_i2c0_pin_mux(void)
  107. {
  108. configure_module_pin_mux(i2c0_pin_mux);
  109. }
  110. void enable_board_pin_mux()
  111. {
  112. configure_module_pin_mux(rmii1_pin_mux);
  113. configure_module_pin_mux(mmc0_pin_mux);
  114. configure_module_pin_mux(cbmux_pin_mux);
  115. #ifdef CONFIG_NAND
  116. configure_module_pin_mux(nand_pin_mux);
  117. #endif
  118. #ifdef CONFIG_SPI
  119. configure_module_pin_mux(spi0_pin_mux);
  120. #endif
  121. }