pdnb3.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * (C) Copyright 2006-2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * Configuation settings for the PDNB3 board.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /*
  28. * High Level Configuration Options
  29. * (easy to change)
  30. */
  31. #define CONFIG_IXP425 1 /* This is an IXP425 CPU */
  32. #define CONFIG_PDNB3 1 /* on an PDNB3 board */
  33. #define CONFIG_DISPLAY_CPUINFO 1 /* display cpu info (and speed) */
  34. #define CONFIG_DISPLAY_BOARDINFO 1 /* display board info */
  35. /*
  36. * Ethernet
  37. */
  38. #define CONFIG_IXP4XX_NPE 1 /* include IXP4xx NPE support */
  39. #define CONFIG_NET_MULTI 1
  40. #define CONFIG_PHY_ADDR 16 /* NPE0 PHY address */
  41. #define CONFIG_HAS_ETH1
  42. #define CONFIG_PHY1_ADDR 18 /* NPE1 PHY address */
  43. #define CONFIG_MII 1 /* MII PHY management */
  44. #define CFG_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */
  45. /*
  46. * Misc configuration options
  47. */
  48. #define CONFIG_USE_IRQ 1 /* we need IRQ stuff for timer */
  49. #define CONFIG_BOOTCOUNT_LIMIT /* support for bootcount limit */
  50. #define CFG_BOOTCOUNT_ADDR 0x60003000 /* inside qmrg sram */
  51. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  52. #define CONFIG_SETUP_MEMORY_TAGS 1
  53. #define CONFIG_INITRD_TAG 1
  54. /*
  55. * Size of malloc() pool
  56. */
  57. #define CFG_MALLOC_LEN (1 << 20)
  58. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  59. /* allow to overwrite serial and ethaddr */
  60. #define CONFIG_ENV_OVERWRITE
  61. #define CONFIG_BAUDRATE 115200
  62. #define CFG_IXP425_CONSOLE IXP425_UART1 /* we use UART1 for console */
  63. #if defined(CONFIG_SCPU)
  64. #define CMD_NAND_ADD 0
  65. #else
  66. #define CMD_NAND_ADD CFG_CMD_NAND
  67. #endif
  68. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  69. CFG_CMD_DHCP | \
  70. CFG_CMD_DATE | \
  71. CFG_CMD_NET | \
  72. CFG_CMD_MII | \
  73. CMD_NAND_ADD | \
  74. CFG_CMD_I2C | \
  75. CFG_CMD_ELF | \
  76. CFG_CMD_PING)
  77. /* This must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  78. /* These are u-boot generic parameters */
  79. #include <cmd_confdefs.h>
  80. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  81. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  82. /*
  83. * Miscellaneous configurable options
  84. */
  85. #define CFG_LONGHELP /* undef to save memory */
  86. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  87. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  88. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  89. #define CFG_MAXARGS 16 /* max number of command args */
  90. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  91. #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
  92. #define CFG_MEMTEST_END 0x00800000 /* 4 ... 8 MB in DRAM */
  93. #define CFG_LOAD_ADDR 0x00010000 /* default load address */
  94. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  95. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  96. /* valid baudrates */
  97. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  98. /*
  99. * Stack sizes
  100. *
  101. * The stack sizes are set up in start.S using the settings below
  102. */
  103. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  104. #ifdef CONFIG_USE_IRQ
  105. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  106. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  107. #endif
  108. /***************************************************************
  109. * Platform/Board specific defines start here.
  110. ***************************************************************/
  111. /*-----------------------------------------------------------------------
  112. * Default configuration (environment varibles...)
  113. *----------------------------------------------------------------------*/
  114. #define CONFIG_PREBOOT "echo;" \
  115. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  116. "echo"
  117. #undef CONFIG_BOOTARGS
  118. #define CONFIG_EXTRA_ENV_SETTINGS \
  119. "netdev=eth0\0" \
  120. "hostname=pdnb3\0" \
  121. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  122. "nfsroot=${serverip}:${rootpath}\0" \
  123. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  124. "addip=setenv bootargs ${bootargs} ethaddr=${ethaddr} " \
  125. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  126. ":${hostname}:${netdev}:off panic=1\0" \
  127. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate} " \
  128. "mtdparts=${mtdparts}\0" \
  129. "flash_nfs=run nfsargs addip addtty;" \
  130. "bootm ${kernel_addr}\0" \
  131. "flash_self=run ramargs addip addtty;" \
  132. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  133. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  134. "bootm\0" \
  135. "rootpath=/opt/buildroot\0" \
  136. "bootfile=/tftpboot/netbox/uImage\0" \
  137. "kernel_addr=50080000\0" \
  138. "ramdisk_addr=50200000\0" \
  139. "load=tftp 100000 /tftpboot/netbox/u-boot.bin\0" \
  140. "update=protect off 50000000 5007dfff;era 50000000 5007dfff;" \
  141. "cp.b 100000 50000000 ${filesize};" \
  142. "setenv filesize;saveenv\0" \
  143. "upd=run load;run update\0" \
  144. "ipaddr=10.0.0.233\0" \
  145. "serverip=10.0.0.152\0" \
  146. "netmask=255.255.0.0\0" \
  147. "ethaddr=c6:6f:13:36:f3:81\0" \
  148. "eth1addr=c6:6f:13:36:f3:82\0" \
  149. "mtdparts=IXP4XX-Flash.0:504k@0(uboot),4k@504k(env)," \
  150. "4k@508k(renv)\0" \
  151. ""
  152. #define CONFIG_BOOTCOMMAND "run net_nfs"
  153. /*
  154. * Physical Memory Map
  155. */
  156. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  157. #define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
  158. #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
  159. #define CFG_FLASH_BASE 0x50000000
  160. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  161. #if defined(CONFIG_SCPU)
  162. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 512 kB for Monitor */
  163. #else
  164. #define CFG_MONITOR_LEN (504 << 10) /* Reserve 512 kB for Monitor */
  165. #endif
  166. /*
  167. * Expansion bus settings
  168. */
  169. #if defined(CONFIG_SCPU)
  170. #define CFG_EXP_CS0 0x94d23C42 /* 8bit, max size */
  171. #else
  172. #define CFG_EXP_CS0 0x94913C43 /* 8bit, max size */
  173. #endif
  174. #define CFG_EXP_CS1 0x85000043 /* 8bit, 512bytes */
  175. /*
  176. * SDRAM settings
  177. */
  178. #define CFG_SDR_CONFIG 0x18
  179. #define CFG_SDR_MODE_CONFIG 0x1
  180. #define CFG_SDRAM_REFRESH_CNT 0x81a
  181. /*
  182. * FLASH and environment organization
  183. */
  184. #if defined(CONFIG_SCPU)
  185. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  186. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  187. #define CFG_FLASH_CFI_WIDTH FLASH_CFI_16BIT /* no byte writes on IXP4xx */
  188. #endif
  189. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
  190. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  191. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  192. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  193. #define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  194. #define CFG_FLASH_WORD_SIZE unsigned char /* flash word size (width) */
  195. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  196. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  197. /*
  198. * The following defines are added for buggy IOP480 byte interface.
  199. * All other boards should use the standard values (CPCI405 etc.)
  200. */
  201. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  202. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  203. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  204. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  205. #define CFG_ENV_IS_IN_FLASH 1
  206. #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_MONITOR_LEN)
  207. #if defined(CONFIG_SCPU)
  208. /* no redundant environment on SCPU */
  209. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  210. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  211. #else
  212. #define CFG_ENV_SECT_SIZE 0x1000 /* size of one complete sector */
  213. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  214. /* Address and size of Redundant Environment Sector */
  215. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  216. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  217. #endif
  218. #if !defined(CONFIG_SCPU)
  219. /*
  220. * NAND-FLASH stuff
  221. */
  222. #define CFG_MAX_NAND_DEVICE 1
  223. #define NAND_MAX_CHIPS 1
  224. #define CFG_NAND_BASE 0x51000000 /* NAND FLASH Base Address */
  225. #endif
  226. /*
  227. * GPIO settings
  228. */
  229. /* FPGA program pin configuration */
  230. #define CFG_GPIO_PRG 12 /* FPGA program pin (cpu output)*/
  231. #define CFG_GPIO_CLK 10 /* FPGA clk pin (cpu output) */
  232. #define CFG_GPIO_DATA 14 /* FPGA data pin (cpu output) */
  233. #define CFG_GPIO_INIT 13 /* FPGA init pin (cpu input) */
  234. #define CFG_GPIO_DONE 11 /* FPGA done pin (cpu input) */
  235. /* other GPIO's */
  236. #define CFG_GPIO_RESTORE_INT 0
  237. #define CFG_GPIO_RESTART_INT 1
  238. #define CFG_GPIO_SYS_RUNNING 2
  239. #define CFG_GPIO_PCI_INTA 3
  240. #define CFG_GPIO_PCI_INTB 4
  241. #define CFG_GPIO_I2C_SCL 6
  242. #define CFG_GPIO_I2C_SDA 7
  243. #define CFG_GPIO_FPGA_RESET 9
  244. #define CFG_GPIO_CLK_33M 15
  245. /*
  246. * I2C stuff
  247. */
  248. /* enable I2C and select the hardware/software driver */
  249. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  250. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  251. #define CFG_I2C_SPEED 83000 /* 83 kHz is supposed to work */
  252. #define CFG_I2C_SLAVE 0xFE
  253. /*
  254. * Software (bit-bang) I2C driver configuration
  255. */
  256. #define PB_SCL (1 << CFG_GPIO_I2C_SCL)
  257. #define PB_SDA (1 << CFG_GPIO_I2C_SDA)
  258. #define I2C_INIT GPIO_OUTPUT_ENABLE(CFG_GPIO_I2C_SCL)
  259. #define I2C_ACTIVE GPIO_OUTPUT_ENABLE(CFG_GPIO_I2C_SDA)
  260. #define I2C_TRISTATE GPIO_OUTPUT_DISABLE(CFG_GPIO_I2C_SDA)
  261. #define I2C_READ ((*IXP425_GPIO_GPINR & PB_SDA) != 0)
  262. #define I2C_SDA(bit) if (bit) GPIO_OUTPUT_SET(CFG_GPIO_I2C_SDA); \
  263. else GPIO_OUTPUT_CLEAR(CFG_GPIO_I2C_SDA)
  264. #define I2C_SCL(bit) if (bit) GPIO_OUTPUT_SET(CFG_GPIO_I2C_SCL); \
  265. else GPIO_OUTPUT_CLEAR(CFG_GPIO_I2C_SCL)
  266. #define I2C_DELAY udelay(3) /* 1/4 I2C clock duration */
  267. /*
  268. * I2C RTC
  269. */
  270. #if 0 /* test-only */
  271. #define CONFIG_RTC_DS1340 1
  272. #define CFG_I2C_RTC_ADDR 0x68
  273. #else
  274. /* M41T11 Serial Access Timekeeper(R) SRAM */
  275. #define CONFIG_RTC_M41T11 1
  276. #define CFG_I2C_RTC_ADDR 0x68
  277. #define CFG_M41T11_BASE_YEAR 1900 /* play along with the linux driver */
  278. #endif
  279. /*
  280. * Spartan3 FPGA configuration support
  281. */
  282. #define CFG_FPGA_MAX_SIZE 700*1024 /* 700kByte for XC3S500E */
  283. #define CFG_FPGA_PRG (1 << CFG_GPIO_PRG) /* FPGA program pin (cpu output)*/
  284. #define CFG_FPGA_CLK (1 << CFG_GPIO_CLK) /* FPGA clk pin (cpu output) */
  285. #define CFG_FPGA_DATA (1 << CFG_GPIO_DATA) /* FPGA data pin (cpu output) */
  286. #define CFG_FPGA_INIT (1 << CFG_GPIO_INIT) /* FPGA init pin (cpu input) */
  287. #define CFG_FPGA_DONE (1 << CFG_GPIO_DONE) /* FPGA done pin (cpu input) */
  288. /*
  289. * Cache Configuration
  290. */
  291. #define CFG_CACHELINE_SIZE 32
  292. #endif /* __CONFIG_H */