config_mpc85xx.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #ifndef _ASM_MPC85xx_CONFIG_H_
  21. #define _ASM_MPC85xx_CONFIG_H_
  22. /* SoC specific defines for Freescale MPC85xx (PQ3) and QorIQ processors */
  23. /* Number of TLB CAM entries we have on FSL Book-E chips */
  24. #if defined(CONFIG_E500MC)
  25. #define CONFIG_SYS_NUM_TLBCAMS 64
  26. #elif defined(CONFIG_E500)
  27. #define CONFIG_SYS_NUM_TLBCAMS 16
  28. #endif
  29. #if defined(CONFIG_MPC8536)
  30. #define CONFIG_MAX_CPUS 1
  31. #define CONFIG_SYS_FSL_NUM_LAWS 12
  32. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  33. #elif defined(CONFIG_MPC8540)
  34. #define CONFIG_MAX_CPUS 1
  35. #define CONFIG_SYS_FSL_NUM_LAWS 8
  36. #elif defined(CONFIG_MPC8541)
  37. #define CONFIG_MAX_CPUS 1
  38. #define CONFIG_SYS_FSL_NUM_LAWS 8
  39. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  40. #elif defined(CONFIG_MPC8544)
  41. #define CONFIG_MAX_CPUS 1
  42. #define CONFIG_SYS_FSL_NUM_LAWS 10
  43. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  44. #elif defined(CONFIG_MPC8548)
  45. #define CONFIG_MAX_CPUS 1
  46. #define CONFIG_SYS_FSL_NUM_LAWS 10
  47. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  48. #elif defined(CONFIG_MPC8555)
  49. #define CONFIG_MAX_CPUS 1
  50. #define CONFIG_SYS_FSL_NUM_LAWS 8
  51. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  52. #elif defined(CONFIG_MPC8560)
  53. #define CONFIG_MAX_CPUS 1
  54. #define CONFIG_SYS_FSL_NUM_LAWS 8
  55. #elif defined(CONFIG_MPC8568)
  56. #define CONFIG_MAX_CPUS 1
  57. #define CONFIG_SYS_FSL_NUM_LAWS 10
  58. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  59. #define QE_MURAM_SIZE 0x10000UL
  60. #define MAX_QE_RISC 2
  61. #define QE_NUM_OF_SNUM 28
  62. #elif defined(CONFIG_MPC8569)
  63. #define CONFIG_MAX_CPUS 1
  64. #define CONFIG_SYS_FSL_NUM_LAWS 10
  65. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  66. #define QE_MURAM_SIZE 0x20000UL
  67. #define MAX_QE_RISC 4
  68. #define QE_NUM_OF_SNUM 46
  69. #elif defined(CONFIG_MPC8572)
  70. #define CONFIG_MAX_CPUS 2
  71. #define CONFIG_SYS_FSL_NUM_LAWS 12
  72. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  73. #define CONFIG_SYS_FSL_ERRATUM_DDR_115
  74. #define CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  75. #elif defined(CONFIG_P1010)
  76. #define CONFIG_MAX_CPUS 1
  77. #define CONFIG_FSL_SDHC_V2_3
  78. #define CONFIG_SYS_FSL_NUM_LAWS 12
  79. #define CONFIG_TSECV2
  80. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  81. #define CONFIG_FSL_SATA_V2
  82. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  83. #define CONFIG_NUM_DDR_CONTROLLERS 1
  84. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  85. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  86. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  87. /* P1011 is single core version of P1020 */
  88. #elif defined(CONFIG_P1011)
  89. #define CONFIG_MAX_CPUS 1
  90. #define CONFIG_SYS_FSL_NUM_LAWS 12
  91. #define CONFIG_TSECV2
  92. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  93. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  94. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  95. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  96. /* P1012 is single core version of P1021 */
  97. #elif defined(CONFIG_P1012)
  98. #define CONFIG_MAX_CPUS 1
  99. #define CONFIG_SYS_FSL_NUM_LAWS 12
  100. #define CONFIG_TSECV2
  101. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  102. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  103. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  104. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  105. #define QE_MURAM_SIZE 0x6000UL
  106. #define MAX_QE_RISC 1
  107. #define QE_NUM_OF_SNUM 28
  108. /* P1013 is single core version of P1022 */
  109. #elif defined(CONFIG_P1013)
  110. #define CONFIG_MAX_CPUS 1
  111. #define CONFIG_SYS_FSL_NUM_LAWS 12
  112. #define CONFIG_TSECV2
  113. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  114. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  115. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  116. #define CONFIG_FSL_SATA_ERRATUM_A001
  117. #elif defined(CONFIG_P1014)
  118. #define CONFIG_MAX_CPUS 1
  119. #define CONFIG_FSL_SDHC_V2_3
  120. #define CONFIG_SYS_FSL_NUM_LAWS 12
  121. #define CONFIG_TSECV2
  122. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  123. #define CONFIG_FSL_SATA_V2
  124. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  125. #define CONFIG_NUM_DDR_CONTROLLERS 1
  126. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  127. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  128. /* P1015 is single core version of P1024 */
  129. #elif defined(CONFIG_P1015)
  130. #define CONFIG_MAX_CPUS 1
  131. #define CONFIG_SYS_FSL_NUM_LAWS 12
  132. #define CONFIG_TSECV2
  133. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  134. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  135. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  136. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  137. /* P1016 is single core version of P1025 */
  138. #elif defined(CONFIG_P1016)
  139. #define CONFIG_MAX_CPUS 1
  140. #define CONFIG_SYS_FSL_NUM_LAWS 12
  141. #define CONFIG_TSECV2
  142. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  143. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  144. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  145. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  146. #define QE_MURAM_SIZE 0x6000UL
  147. #define MAX_QE_RISC 1
  148. #define QE_NUM_OF_SNUM 28
  149. /* P1017 is single core version of P1023 */
  150. #elif defined(CONFIG_P1017)
  151. #define CONFIG_MAX_CPUS 1
  152. #define CONFIG_SYS_FSL_NUM_LAWS 12
  153. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  154. #define CONFIG_SYS_NUM_FMAN 1
  155. #define CONFIG_SYS_NUM_FM1_DTSEC 2
  156. #define CONFIG_NUM_DDR_CONTROLLERS 1
  157. #define CONFIG_SYS_QMAN_NUM_PORTALS 3
  158. #define CONFIG_SYS_BMAN_NUM_PORTALS 3
  159. #define CONFIG_SYS_FM_MURAM_SIZE 0x10000
  160. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  161. #elif defined(CONFIG_P1020)
  162. #define CONFIG_MAX_CPUS 2
  163. #define CONFIG_SYS_FSL_NUM_LAWS 12
  164. #define CONFIG_TSECV2
  165. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  166. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  167. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  168. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  169. #elif defined(CONFIG_P1021)
  170. #define CONFIG_MAX_CPUS 2
  171. #define CONFIG_SYS_FSL_NUM_LAWS 12
  172. #define CONFIG_TSECV2
  173. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  174. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  175. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  176. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  177. #define QE_MURAM_SIZE 0x6000UL
  178. #define MAX_QE_RISC 1
  179. #define QE_NUM_OF_SNUM 28
  180. #elif defined(CONFIG_P1022)
  181. #define CONFIG_MAX_CPUS 2
  182. #define CONFIG_SYS_FSL_NUM_LAWS 12
  183. #define CONFIG_TSECV2
  184. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  185. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  186. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  187. #define CONFIG_FSL_SATA_ERRATUM_A001
  188. #elif defined(CONFIG_P1023)
  189. #define CONFIG_MAX_CPUS 2
  190. #define CONFIG_SYS_FSL_NUM_LAWS 12
  191. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  192. #define CONFIG_SYS_NUM_FMAN 1
  193. #define CONFIG_SYS_NUM_FM1_DTSEC 2
  194. #define CONFIG_NUM_DDR_CONTROLLERS 1
  195. #define CONFIG_SYS_QMAN_NUM_PORTALS 3
  196. #define CONFIG_SYS_BMAN_NUM_PORTALS 3
  197. #define CONFIG_SYS_FM_MURAM_SIZE 0x10000
  198. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  199. /* P1024 is lower end variant of P1020 */
  200. #elif defined(CONFIG_P1024)
  201. #define CONFIG_MAX_CPUS 2
  202. #define CONFIG_SYS_FSL_NUM_LAWS 12
  203. #define CONFIG_TSECV2
  204. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  205. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  206. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  207. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  208. /* P1025 is lower end variant of P1021 */
  209. #elif defined(CONFIG_P1025)
  210. #define CONFIG_MAX_CPUS 2
  211. #define CONFIG_SYS_FSL_NUM_LAWS 12
  212. #define CONFIG_TSECV2
  213. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  214. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  215. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  216. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  217. #define QE_MURAM_SIZE 0x6000UL
  218. #define MAX_QE_RISC 1
  219. #define QE_NUM_OF_SNUM 28
  220. /* P2010 is single core version of P2020 */
  221. #elif defined(CONFIG_P2010)
  222. #define CONFIG_MAX_CPUS 1
  223. #define CONFIG_SYS_FSL_NUM_LAWS 12
  224. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  225. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  226. #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  227. #elif defined(CONFIG_P2020)
  228. #define CONFIG_MAX_CPUS 2
  229. #define CONFIG_SYS_FSL_NUM_LAWS 12
  230. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  231. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  232. #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  233. #elif defined(CONFIG_PPC_P2040)
  234. #define CONFIG_MAX_CPUS 4
  235. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  236. #define CONFIG_SYS_FSL_NUM_LAWS 32
  237. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  238. #define CONFIG_SYS_NUM_FMAN 1
  239. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  240. #define CONFIG_NUM_DDR_CONTROLLERS 1
  241. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  242. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  243. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  244. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  245. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  246. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  247. #elif defined(CONFIG_PPC_P2041)
  248. #define CONFIG_MAX_CPUS 4
  249. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  250. #define CONFIG_SYS_FSL_NUM_LAWS 32
  251. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  252. #define CONFIG_SYS_NUM_FMAN 1
  253. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  254. #define CONFIG_SYS_NUM_FM1_10GEC 1
  255. #define CONFIG_NUM_DDR_CONTROLLERS 1
  256. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  257. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  258. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  259. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  260. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  261. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  262. #elif defined(CONFIG_PPC_P3041)
  263. #define CONFIG_MAX_CPUS 4
  264. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  265. #define CONFIG_SYS_FSL_NUM_LAWS 32
  266. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  267. #define CONFIG_SYS_NUM_FMAN 1
  268. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  269. #define CONFIG_SYS_NUM_FM1_10GEC 1
  270. #define CONFIG_NUM_DDR_CONTROLLERS 1
  271. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  272. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  273. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  274. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  275. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  276. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  277. #elif defined(CONFIG_PPC_P4040)
  278. #define CONFIG_MAX_CPUS 4
  279. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  280. #define CONFIG_SYS_FSL_NUM_LAWS 32
  281. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  282. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  283. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  284. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
  285. #elif defined(CONFIG_PPC_P4080)
  286. #define CONFIG_MAX_CPUS 8
  287. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  288. #define CONFIG_SYS_FSL_NUM_LAWS 32
  289. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  290. #define CONFIG_SYS_NUM_FMAN 2
  291. #define CONFIG_SYS_NUM_FM1_DTSEC 4
  292. #define CONFIG_SYS_NUM_FM2_DTSEC 4
  293. #define CONFIG_SYS_NUM_FM1_10GEC 1
  294. #define CONFIG_SYS_NUM_FM2_10GEC 1
  295. #define CONFIG_NUM_DDR_CONTROLLERS 2
  296. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  297. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  298. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
  299. #define CONFIG_SYS_FSL_ERRATUM_CPC_A002
  300. #define CONFIG_SYS_FSL_ERRATUM_CPC_A003
  301. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  302. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  303. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  304. #define CONFIG_SYS_FSL_ERRATUM_ESDHC135
  305. #define CONFIG_SYS_FSL_ERRATUM_ESDHC136
  306. #define CONFIG_SYS_P4080_ERRATUM_CPU22
  307. #define CONFIG_SYS_P4080_ERRATUM_SERDES8
  308. #define CONFIG_SYS_P4080_ERRATUM_SERDES9
  309. #define CONFIG_SYS_P4080_ERRATUM_SERDES_A001
  310. #define CONFIG_SYS_P4080_ERRATUM_SERDES_A005
  311. /* P5010 is single core version of P5020 */
  312. #elif defined(CONFIG_PPC_P5010)
  313. #define CONFIG_MAX_CPUS 1
  314. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  315. #define CONFIG_SYS_FSL_NUM_LAWS 32
  316. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  317. #define CONFIG_SYS_NUM_FMAN 1
  318. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  319. #define CONFIG_SYS_NUM_FM1_10GEC 1
  320. #define CONFIG_NUM_DDR_CONTROLLERS 1
  321. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  322. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  323. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  324. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  325. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  326. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  327. #elif defined(CONFIG_PPC_P5020)
  328. #define CONFIG_MAX_CPUS 2
  329. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  330. #define CONFIG_SYS_FSL_NUM_LAWS 32
  331. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  332. #define CONFIG_SYS_NUM_FMAN 1
  333. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  334. #define CONFIG_SYS_NUM_FM1_10GEC 1
  335. #define CONFIG_NUM_DDR_CONTROLLERS 2
  336. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  337. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  338. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  339. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  340. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  341. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  342. #else
  343. #error Processor type not defined for this platform
  344. #endif
  345. #endif /* _ASM_MPC85xx_CONFIG_H_ */