MPC8260ADS.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /*
  2. * (C) Copyright 2001
  3. * Stuart Hughes <stuarth@lineo.com>
  4. * This file is based on similar values for other boards found in other
  5. * U-Boot config files, and some that I found in the mpc8260ads manual.
  6. *
  7. * Note: my board is a PILOT rev.
  8. * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
  9. *
  10. * (C) Copyright 2003-2004 Arabella Software Ltd.
  11. * Yuli Barcohen <yuli@arabellasw.com>
  12. * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
  13. * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
  14. * Ported to MPC8272ADS board.
  15. *
  16. * Copyright (c) 2005 MontaVista Software, Inc.
  17. * Vitaly Bordug <vbordug@ru.mvista.com>
  18. * Added support for PCI bridge on MPC8272ADS
  19. *
  20. * See file CREDITS for list of people who contributed to this
  21. * project.
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License as
  25. * published by the Free Software Foundation; either version 2 of
  26. * the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  36. * MA 02111-1307 USA
  37. */
  38. #ifndef __CONFIG_H
  39. #define __CONFIG_H
  40. /*
  41. * High Level Configuration Options
  42. * (easy to change)
  43. */
  44. #define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
  45. #define CONFIG_CPM2 1 /* Has a CPM2 */
  46. /*
  47. * Figure out if we are booting low via flash HRCW or high via the BCSR.
  48. */
  49. #if (TEXT_BASE != 0xFFF00000) /* Boot low (flash HRCW) */
  50. # define CFG_LOWBOOT 1
  51. #endif
  52. /* ADS flavours */
  53. #define CFG_8260ADS 1 /* MPC8260ADS */
  54. #define CFG_8266ADS 2 /* MPC8266ADS */
  55. #define CFG_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
  56. #define CFG_8272ADS 4 /* MPC8272ADS */
  57. #ifndef CONFIG_ADSTYPE
  58. #define CONFIG_ADSTYPE CFG_8260ADS
  59. #endif /* CONFIG_ADSTYPE */
  60. #if CONFIG_ADSTYPE == CFG_8272ADS
  61. #define CONFIG_MPC8272 1
  62. #else
  63. #define CONFIG_MPC8260 1
  64. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  65. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  66. /* allow serial and ethaddr to be overwritten */
  67. #define CONFIG_ENV_OVERWRITE
  68. /*
  69. * select serial console configuration
  70. *
  71. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  72. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  73. * for SCC).
  74. *
  75. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  76. * defined elsewhere (for example, on the cogent platform, there are serial
  77. * ports on the motherboard which are used for the serial console - see
  78. * cogent/cma101/serial.[ch]).
  79. */
  80. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  81. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  82. #undef CONFIG_CONS_NONE /* define if console on something else */
  83. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  84. /*
  85. * select ethernet configuration
  86. *
  87. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  88. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  89. * for FCC)
  90. *
  91. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  92. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  93. */
  94. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  95. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  96. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  97. #ifdef CONFIG_ETHER_ON_FCC
  98. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  99. #if CONFIG_ETHER_INDEX == 1
  100. # define CFG_PHY_ADDR 0
  101. # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
  102. # define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
  103. #elif CONFIG_ETHER_INDEX == 2
  104. #if CONFIG_ADSTYPE == CFG_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
  105. # define CFG_PHY_ADDR 3
  106. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
  107. #else /* RxCLK is CLK13, TxCLK is CLK14 */
  108. # define CFG_PHY_ADDR 0
  109. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  110. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  111. # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  112. #endif /* CONFIG_ETHER_INDEX */
  113. #define CFG_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
  114. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
  115. #define CONFIG_MII /* MII PHY management */
  116. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  117. /*
  118. * GPIO pins used for bit-banged MII communications
  119. */
  120. #define MDIO_PORT 2 /* Port C */
  121. #if CONFIG_ADSTYPE == CFG_8272ADS
  122. #define CFG_MDIO_PIN 0x00002000 /* PC18 */
  123. #define CFG_MDC_PIN 0x00001000 /* PC19 */
  124. #else
  125. #define CFG_MDIO_PIN 0x00400000 /* PC9 */
  126. #define CFG_MDC_PIN 0x00200000 /* PC10 */
  127. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  128. #define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN)
  129. #define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN)
  130. #define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
  131. #define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \
  132. else iop->pdat &= ~CFG_MDIO_PIN
  133. #define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \
  134. else iop->pdat &= ~CFG_MDC_PIN
  135. #define MIIDELAY udelay(1)
  136. #endif /* CONFIG_ETHER_ON_FCC */
  137. #if CONFIG_ADSTYPE >= CFG_PQ2FADS
  138. #undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
  139. #else
  140. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  141. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  142. #define CFG_I2C_SLAVE 0x7F
  143. #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
  144. #define CONFIG_SPD_ADDR 0x50
  145. #endif
  146. #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
  147. /*PCI*/
  148. #ifdef CONFIG_MPC8272
  149. #define CONFIG_PCI
  150. #define CONFIG_PCI_PNP
  151. #define CONFIG_PCI_BOOTDELAY 0
  152. #define CONFIG_PCI_SCAN_SHOW
  153. #endif
  154. #ifndef CONFIG_SDRAM_PBI
  155. #define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
  156. #endif
  157. #ifndef CONFIG_8260_CLKIN
  158. #if CONFIG_ADSTYPE >= CFG_PQ2FADS
  159. #define CONFIG_8260_CLKIN 100000000 /* in Hz */
  160. #else
  161. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  162. #endif
  163. #endif
  164. #define CONFIG_BAUDRATE 115200
  165. /*
  166. * BOOTP options
  167. */
  168. #define CONFIG_BOOTP_BOOTFILESIZE
  169. #define CONFIG_BOOTP_BOOTPATH
  170. #define CONFIG_BOOTP_GATEWAY
  171. #define CONFIG_BOOTP_HOSTNAME
  172. /*
  173. * Command line configuration.
  174. */
  175. #include <config_cmd_default.h>
  176. #define CONFIG_CMD_ASKENV
  177. #define CONFIG_CMD_CACHE
  178. #define CONFIG_CMD_CDP
  179. #define CONFIG_CMD_DHCP
  180. #define CONFIG_CMD_DIAG
  181. #define CONFIG_CMD_I2C
  182. #define CONFIG_CMD_IMMAP
  183. #define CONFIG_CMD_IRQ
  184. #define CONFIG_CMD_JFFS2
  185. #define CONFIG_CMD_MII
  186. #define CONFIG_CMD_PCI
  187. #define CONFIG_CMD_PING
  188. #define CONFIG_CMD_PORTIO
  189. #define CONFIG_CMD_REGINFO
  190. #define CONFIG_CMD_SAVES
  191. #define CONFIG_CMD_SDRAM
  192. #undef CONFIG_CMD_XIMG
  193. #if CONFIG_ADSTYPE == CFG_8272ADS
  194. #undef CONFIG_CMD_SDRAM
  195. #undef CONFIG_CMD_I2C
  196. #elif CONFIG_ADSTYPE >= CFG_PQ2FADS
  197. #undef CONFIG_CMD_SDRAM
  198. #undef CONFIG_CMD_I2C
  199. #undef CONFIG_CMD_PCI
  200. #else
  201. #undef CONFIG_CMD_PCI
  202. #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
  203. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  204. #define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
  205. #define CONFIG_BOOTARGS "root=/dev/mtdblock2"
  206. #if defined(CONFIG_CMD_KGDB)
  207. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  208. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  209. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  210. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  211. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  212. #endif
  213. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  214. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  215. /*
  216. * Miscellaneous configurable options
  217. */
  218. #define CFG_HUSH_PARSER
  219. #define CFG_PROMPT_HUSH_PS2 "> "
  220. #define CFG_LONGHELP /* undef to save memory */
  221. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  222. #if defined(CONFIG_CMD_KGDB)
  223. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  224. #else
  225. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  226. #endif
  227. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  228. #define CFG_MAXARGS 16 /* max number of command args */
  229. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  230. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  231. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  232. #define CFG_LOAD_ADDR 0x400000 /* default load address */
  233. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  234. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  235. #define CFG_FLASH_BASE 0xff800000
  236. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  237. #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
  238. #define CFG_FLASH_SIZE 8
  239. #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
  240. #define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
  241. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  242. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  243. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  244. /*
  245. * JFFS2 partitions
  246. *
  247. * Note: fake mtd_id used, no linux mtd map file
  248. */
  249. #define MTDIDS_DEFAULT "nor0=mpc8260ads-0"
  250. #define MTDPARTS_DEFAULT "mtdparts=mpc8260ads-0:-@1m(jffs2)"
  251. #define CFG_JFFS2_SORT_FRAGMENTS
  252. /* this is stuff came out of the Motorola docs */
  253. #ifndef CFG_LOWBOOT
  254. #define CFG_DEFAULT_IMMR 0x0F010000
  255. #endif
  256. #define CFG_IMMR 0xF0000000
  257. #define CFG_BCSR 0xF4500000
  258. #if CONFIG_ADSTYPE == CFG_8272ADS
  259. #define CFG_PCI_INT 0xF8200000
  260. #endif
  261. #define CFG_SDRAM_BASE 0x00000000
  262. #define CFG_LSDRAM_BASE 0xFD000000
  263. #define RS232EN_1 0x02000002
  264. #define RS232EN_2 0x01000001
  265. #define FETHIEN1 0x08000008
  266. #define FETH1_RST 0x04000004
  267. #define FETHIEN2 0x10000000
  268. #define FETH2_RST 0x08000000
  269. #define BCSR_PCI_MODE 0x01000000
  270. #define CFG_INIT_RAM_ADDR CFG_IMMR
  271. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  272. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  273. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  274. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  275. #ifdef CFG_LOWBOOT
  276. /* PQ2FADS flash HRCW = 0x0EB4B645 */
  277. #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  278. ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB100 ) |\
  279. ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\
  280. ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \
  281. )
  282. #else
  283. /* PQ2FADS BCSR HRCW = 0x0CB23645 */
  284. #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  285. ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
  286. ( HRCW_BMS | HRCW_APPC10 ) |\
  287. ( HRCW_MODCK_H0101 ) \
  288. )
  289. #endif
  290. /* no slaves */
  291. #define CFG_HRCW_SLAVE1 0
  292. #define CFG_HRCW_SLAVE2 0
  293. #define CFG_HRCW_SLAVE3 0
  294. #define CFG_HRCW_SLAVE4 0
  295. #define CFG_HRCW_SLAVE5 0
  296. #define CFG_HRCW_SLAVE6 0
  297. #define CFG_HRCW_SLAVE7 0
  298. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  299. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  300. #define CFG_MONITOR_BASE TEXT_BASE
  301. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  302. # define CFG_RAMBOOT
  303. #endif
  304. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  305. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  306. #ifdef CONFIG_BZIP2
  307. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  308. #else
  309. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
  310. #endif /* CONFIG_BZIP2 */
  311. #ifndef CFG_RAMBOOT
  312. # define CFG_ENV_IS_IN_FLASH 1
  313. # define CFG_ENV_SECT_SIZE 0x40000
  314. # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_ENV_SECT_SIZE)
  315. #else
  316. # define CFG_ENV_IS_IN_NVRAM 1
  317. # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  318. # define CFG_ENV_SIZE 0x200
  319. #endif /* CFG_RAMBOOT */
  320. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  321. #if defined(CONFIG_CMD_KGDB)
  322. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  323. #endif
  324. #define CFG_HID0_INIT 0
  325. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
  326. #define CFG_HID2 0
  327. #define CFG_SYPCR 0xFFFFFFC3
  328. #define CFG_BCR 0x100C0000
  329. #define CFG_SIUMCR 0x0A200000
  330. #define CFG_SCCR SCCR_DFBRG01
  331. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x00001801)
  332. #define CFG_OR0_PRELIM 0xFF800876
  333. #define CFG_BR1_PRELIM (CFG_BCSR | 0x00001801)
  334. #define CFG_OR1_PRELIM 0xFFFF8010
  335. /*We need to configure chip select to use CPLD PCI IC on MPC8272ADS*/
  336. #if CONFIG_ADSTYPE == CFG_8272ADS
  337. #define CFG_BR3_PRELIM (CFG_PCI_INT | 0x1801) /* PCI interrupt controller */
  338. #define CFG_OR3_PRELIM 0xFFFF8010
  339. #endif
  340. #define CFG_RMR RMR_CSRE
  341. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  342. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  343. #define CFG_RCCR 0
  344. #if (CONFIG_ADSTYPE == CFG_8266ADS) || (CONFIG_ADSTYPE == CFG_8272ADS)
  345. #undef CFG_LSDRAM_BASE /* No local bus SDRAM on these boards */
  346. #endif /* CONFIG_ADSTYPE == CFG_8266ADS */
  347. #if CONFIG_ADSTYPE == CFG_PQ2FADS
  348. #define CFG_OR2 0xFE002EC0
  349. #define CFG_PSDMR 0x824B36A3
  350. #define CFG_PSRT 0x13
  351. #define CFG_LSDMR 0x828737A3
  352. #define CFG_LSRT 0x13
  353. #define CFG_MPTPR 0x2800
  354. #elif CONFIG_ADSTYPE == CFG_8272ADS
  355. #define CFG_OR2 0xFC002CC0
  356. #define CFG_PSDMR 0x834E24A3
  357. #define CFG_PSRT 0x13
  358. #define CFG_MPTPR 0x2800
  359. #else
  360. #define CFG_OR2 0xFF000CA0
  361. #define CFG_PSDMR 0x016EB452
  362. #define CFG_PSRT 0x21
  363. #define CFG_LSDMR 0x0086A522
  364. #define CFG_LSRT 0x21
  365. #define CFG_MPTPR 0x1900
  366. #endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
  367. #define CFG_RESET_ADDRESS 0x04400000
  368. #if CONFIG_ADSTYPE == CFG_8272ADS
  369. /* PCI Memory map (if different from default map */
  370. #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE /* Local base */
  371. #define CFG_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */
  372. #define CFG_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \
  373. PICMR_PREFETCH_EN)
  374. /*
  375. * These are the windows that allow the CPU to access PCI address space.
  376. * All three PCI master windows, which allow the CPU to access PCI
  377. * prefetch, non prefetch, and IO space (see below), must all fit within
  378. * these windows.
  379. */
  380. /*
  381. * Master window that allows the CPU to access PCI Memory (prefetch).
  382. * This window will be setup with the second set of Outbound ATU registers
  383. * in the bridge.
  384. */
  385. #define CFG_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */
  386. #define CFG_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */
  387. #define CFG_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL
  388. #define CFG_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */
  389. #define CFG_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
  390. /*
  391. * Master window that allows the CPU to access PCI Memory (non-prefetch).
  392. * This window will be setup with the second set of Outbound ATU registers
  393. * in the bridge.
  394. */
  395. #define CFG_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */
  396. #define CFG_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */
  397. #define CFG_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL
  398. #define CFG_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */
  399. #define CFG_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE)
  400. /*
  401. * Master window that allows the CPU to access PCI IO space.
  402. * This window will be setup with the first set of Outbound ATU registers
  403. * in the bridge.
  404. */
  405. #define CFG_PCI_MSTR_IO_LOCAL 0xF6000000 /* Local base */
  406. #define CFG_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
  407. #define CFG_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL
  408. #define CFG_PCI_MSTR_IO_SIZE 0x02000000 /* 64MB */
  409. #define CFG_POCMR2_MASK_ATTRIB (POCMR_MASK_32MB | POCMR_ENABLE | POCMR_PCI_IO)
  410. /* PCIBR0 - for PCI IO*/
  411. #define CFG_PCI_MSTR0_LOCAL CFG_PCI_MSTR_IO_LOCAL /* Local base */
  412. #define CFG_PCIMSK0_MASK ~(CFG_PCI_MSTR_IO_SIZE - 1U) /* Size of window */
  413. /* PCIBR1 - prefetch and non-prefetch regions joined together */
  414. #define CFG_PCI_MSTR1_LOCAL CFG_PCI_MSTR_MEM_LOCAL
  415. #define CFG_PCIMSK1_MASK ~(CFG_PCI_MSTR_MEM_SIZE + CFG_PCI_MSTR_MEMIO_SIZE - 1U)
  416. #endif /* CONFIG_ADSTYPE == CONFIG_8272ADS*/
  417. #if CONFIG_ADSTYPE == CFG_8272ADS
  418. #define CONFIG_HAS_ETH1
  419. #endif
  420. #endif /* __CONFIG_H */