at91rm9200ek.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com>
  3. *
  4. * based on previous work by
  5. *
  6. * Ulf Samuelsson <ulf@atmel.com>
  7. * Rick Bronson <rick@efn.org>
  8. *
  9. * Configuration settings for the AT91RM9200EK board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __AT91RM9200EK_CONFIG_H__
  30. #define __AT91RM9200EK_CONFIG_H__
  31. #include <asm/sizes.h>
  32. /*
  33. * set some initial configurations depending on configure target
  34. *
  35. * at91rm9200ek_config -> boot from 0x0 in NOR Flash at CS0
  36. * at91rm9200ek_ram_config -> continue booting from 0x20100000 in RAM; lowlevel
  37. * initialisation was done by some preloader
  38. */
  39. #ifdef CONFIG_RAMBOOT
  40. #define CONFIG_SKIP_LOWLEVEL_INIT
  41. #define CONFIG_SYS_TEXT_BASE 0x20100000
  42. #else
  43. #define CONFIG_SYS_TEXT_BASE 0x10000000
  44. #endif
  45. /*
  46. * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz
  47. * AT91C_MAIN_CLOCK is the frequency of PLLA output
  48. * AT91C_MASTER_CLOCK is the peripherial clock
  49. * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely
  50. * set in arch/arm/cpu/arm920t/at91/timer.c)
  51. * CONFIG_SYS_HZ is the tick rate for timer tc0
  52. */
  53. #define AT91C_XTAL_CLOCK 18432000
  54. #define CONFIG_SYS_AT91_SLOW_CLOCK 32768
  55. #define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39)
  56. #define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3 )
  57. #define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
  58. #define CONFIG_SYS_HZ 1000
  59. /* CPU configuration */
  60. #define CONFIG_AT91RM9200
  61. #define CONFIG_AT91RM9200EK
  62. #define CONFIG_CPUAT91
  63. #define USE_920T_MMU
  64. #include <asm/hardware.h> /* needed for port definitions */
  65. #define CONFIG_CMDLINE_TAG
  66. #define CONFIG_SETUP_MEMORY_TAGS
  67. #define CONFIG_INITRD_TAG
  68. #define CONFIG_BOARD_EARLY_INIT_F
  69. #define CONFIG_CMD_BOOTZ
  70. #define CONFIG_OF_LIBFDT
  71. /*
  72. * Memory Configuration
  73. */
  74. #define CONFIG_NR_DRAM_BANKS 1
  75. #define CONFIG_SYS_SDRAM_BASE 0x20000000
  76. #define CONFIG_SYS_SDRAM_SIZE SZ_32M
  77. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  78. #define CONFIG_SYS_MEMTEST_END \
  79. (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K)
  80. /*
  81. * LowLevel Init
  82. */
  83. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  84. #define CONFIG_SYS_USE_MAIN_OSCILLATOR
  85. /* flash */
  86. #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
  87. #define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
  88. /* clocks */
  89. #define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
  90. #define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
  91. /* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
  92. #define CONFIG_SYS_MCKR_VAL 0x00000202
  93. /* sdram */
  94. #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
  95. #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
  96. #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
  97. #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
  98. #define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
  99. #define CONFIG_SYS_SDRAM CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
  100. #define CONFIG_SYS_SDRAM1 (CONFIG_SYS_SDRAM_BASE+0x80)
  101. #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
  102. #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
  103. #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
  104. #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
  105. #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
  106. #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
  107. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  108. /*
  109. * Hardware drivers
  110. */
  111. /*
  112. * Choose a USART for serial console
  113. * CONFIG_DBGU is DBGU unit on J10
  114. * CONFIG_USART1 is USART1 on J14
  115. */
  116. #define CONFIG_ATMEL_USART
  117. #define CONFIG_USART_BASE ATMEL_BASE_DBGU
  118. #define CONFIG_USART_ID 0/* ignored in arm */
  119. #define CONFIG_BAUDRATE 115200
  120. /*
  121. * Command line configuration.
  122. */
  123. #include <config_cmd_default.h>
  124. #define CONFIG_CMD_DHCP
  125. #define CONFIG_CMD_FAT
  126. #define CONFIG_CMD_MII
  127. #define CONFIG_CMD_PING
  128. #define CONFIG_CMD_USB
  129. #undef CONFIG_CMD_FPGA
  130. /*
  131. * Network Driver Setting
  132. */
  133. #define CONFIG_DRIVER_AT91EMAC
  134. #define CONFIG_SYS_RX_ETH_BUFFER 16
  135. #define CONFIG_RMII
  136. #define CONFIG_MII
  137. /*
  138. * NOR Flash
  139. */
  140. #define CONFIG_FLASH_CFI_DRIVER
  141. #define CONFIG_SYS_FLASH_CFI
  142. #define CONFIG_SYS_FLASH_BASE 0x10000000
  143. #define PHYS_FLASH_1 CONFIG_SYS_FLASH_BASE
  144. #define PHYS_FLASH_SIZE SZ_8M
  145. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  146. #define CONFIG_SYS_MAX_FLASH_SECT 256
  147. #define CONFIG_SYS_FLASH_PROTECTION
  148. /*
  149. * USB Config
  150. */
  151. #define CONFIG_USB_ATMEL 1
  152. #define CONFIG_USB_OHCI_NEW 1
  153. #define CONFIG_USB_KEYBOARD 1
  154. #define CONFIG_USB_STORAGE 1
  155. #define CONFIG_DOS_PARTITION 1
  156. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  157. #define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_USB_HOST_BASE
  158. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
  159. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  160. /*
  161. * Environment Settings
  162. */
  163. #define CONFIG_ENV_IS_IN_FLASH
  164. /*
  165. * after u-boot.bin
  166. */
  167. #define CONFIG_ENV_ADDR \
  168. (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
  169. #define CONFIG_ENV_SIZE SZ_64K /* sectors are 64K here */
  170. /* The following #defines are needed to get flash environment right */
  171. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  172. #define CONFIG_SYS_MONITOR_LEN SZ_256K
  173. /*
  174. * Boot option
  175. */
  176. #define CONFIG_BOOTDELAY 3
  177. /* default load address */
  178. #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + SZ_16M
  179. #define CONFIG_ENV_OVERWRITE
  180. /*
  181. * Shell Settings
  182. */
  183. #define CONFIG_CMDLINE_EDITING
  184. #define CONFIG_SYS_LONGHELP
  185. #define CONFIG_AUTO_COMPLETE
  186. #define CONFIG_SYS_HUSH_PARSER
  187. #define CONFIG_SYS_PROMPT "U-Boot> "
  188. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  189. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  190. /* Print Buffer Size */
  191. #define CONFIG_SYS_PBSIZE \
  192. (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  193. /*
  194. * Size of malloc() pool
  195. */
  196. #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \
  197. SZ_4K)
  198. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
  199. - GENERATED_GBL_DATA_SIZE)
  200. #endif /* __AT91RM9200EK_CONFIG_H__ */