mux_data.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments Incorporated, <www.ti.com>
  4. *
  5. * Sricharan R <r.sricharan@ti.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef _EVM5430_MUX_DATA_H
  26. #define _EVM5430_MUX_DATA_H
  27. #include <asm/arch/mux_omap5.h>
  28. const struct pad_conf_entry core_padconf_array_essential[] = {
  29. {EMMC_CLK, (PTU | IEN | M0)}, /* EMMC_CLK */
  30. {EMMC_CMD, (PTU | IEN | M0)}, /* EMMC_CMD */
  31. {EMMC_DATA0, (PTU | IEN | M0)}, /* EMMC_DATA0 */
  32. {EMMC_DATA1, (PTU | IEN | M0)}, /* EMMC_DATA1 */
  33. {EMMC_DATA2, (PTU | IEN | M0)}, /* EMMC_DATA2 */
  34. {EMMC_DATA3, (PTU | IEN | M0)}, /* EMMC_DATA3 */
  35. {EMMC_DATA4, (PTU | IEN | M0)}, /* EMMC_DATA4 */
  36. {EMMC_DATA5, (PTU | IEN | M0)}, /* EMMC_DATA5 */
  37. {EMMC_DATA6, (PTU | IEN | M0)}, /* EMMC_DATA6 */
  38. {EMMC_DATA7, (PTU | IEN | M0)}, /* EMMC_DATA7 */
  39. {SDCARD_CLK, (PTU | IEN | M0)}, /* SDCARD_CLK */
  40. {SDCARD_CMD, (PTU | IEN | M0)}, /* SDCARD_CMD */
  41. {SDCARD_DATA0, (PTU | IEN | M0)}, /* SDCARD_DATA0*/
  42. {SDCARD_DATA1, (PTU | IEN | M0)}, /* SDCARD_DATA1*/
  43. {SDCARD_DATA2, (PTU | IEN | M0)}, /* SDCARD_DATA2*/
  44. {SDCARD_DATA3, (PTU | IEN | M0)}, /* SDCARD_DATA3*/
  45. {UART3_RX_IRRX, (PTU | IEN | M0)}, /* UART3_RX_IRRX */
  46. {UART3_TX_IRTX, (M0)}, /* UART3_TX_IRTX */
  47. {USBB1_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB1_HSIC_STROBE */
  48. {USBB1_HSIC_DATA, (PTU | IEN | M0)}, /* USBB1_HSIC_DATA */
  49. {USBB2_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB2_HSIC_STROBE */
  50. {USBB2_HSIC_DATA, (PTU | IEN | M0)}, /* USBB2_HSIC_DATA */
  51. {USBB3_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB3_HSIC_STROBE*/
  52. {USBB3_HSIC_DATA, (PTU | IEN | M0)}, /* USBB3_HSIC_DATA */
  53. {USBD0_HS_DP, (IEN | M0)}, /* USBD0_HS_DP */
  54. {USBD0_HS_DM, (IEN | M0)}, /* USBD0_HS_DM */
  55. {USBD0_SS_RX, (IEN | M0)}, /* USBD0_SS_RX */
  56. };
  57. const struct pad_conf_entry wkup_padconf_array_essential[] = {
  58. {SR_PMIC_SCL, (PTU | IEN | M0)}, /* SR_PMIC_SCL */
  59. {SR_PMIC_SDA, (PTU | IEN | M0)}, /* SR_PMIC_SDA */
  60. {SYS_32K, (IEN | M0)}, /* SYS_32K */
  61. };
  62. const struct pad_conf_entry core_padconf_array_non_essential[] = {
  63. {C2C_DATAIN0, (IEN | M0)}, /* C2C_DATAIN0 */
  64. {C2C_DATAIN1, (IEN | M0)}, /* C2C_DATAIN1 */
  65. {C2C_DATAIN2, (IEN | M0)}, /* C2C_DATAIN2 */
  66. {C2C_DATAIN3, (IEN | M0)}, /* C2C_DATAIN3 */
  67. {C2C_DATAIN4, (IEN | M0)}, /* C2C_DATAIN4 */
  68. {C2C_DATAIN5, (IEN | M0)}, /* C2C_DATAIN5 */
  69. {C2C_DATAIN6, (IEN | M0)}, /* C2C_DATAIN6 */
  70. {C2C_DATAIN7, (IEN | M0)}, /* C2C_DATAIN7 */
  71. {C2C_CLKIN1, (IEN | M0)}, /* C2C_CLKIN1 */
  72. {C2C_CLKIN0, (IEN | M0)}, /* C2C_CLKIN0 */
  73. {C2C_CLKOUT0, (M0)}, /* C2C_CLKOUT0 */
  74. {C2C_CLKOUT1, (M0)}, /* C2C_CLKOUT1 */
  75. {C2C_DATAOUT0, (M0)}, /* C2C_DATAOUT0 */
  76. {C2C_DATAOUT1, (M0)}, /* C2C_DATAOUT1 */
  77. {C2C_DATAOUT2, (M0)}, /* C2C_DATAOUT2 */
  78. {C2C_DATAOUT3, (M0)}, /* C2C_DATAOUT3 */
  79. {C2C_DATAOUT4, (M0)}, /* C2C_DATAOUT4 */
  80. {C2C_DATAOUT5, (M0)}, /* C2C_DATAOUT5 */
  81. {C2C_DATAOUT6, (M0)}, /* C2C_DATAOUT6 */
  82. {C2C_DATAOUT7, (M0)}, /* C2C_DATAOUT7 */
  83. {C2C_DATA8, (IEN | M0)}, /* C2C_DATA8 */
  84. {C2C_DATA9, (IEN | M0)}, /* C2C_DATA9 */
  85. {C2C_DATA10, (IEN | M0)}, /* C2C_DATA10 */
  86. {C2C_DATA11, (IEN | M0)}, /* C2C_DATA11 */
  87. {C2C_DATA12, (IEN | M0)}, /* C2C_DATA12 */
  88. {C2C_DATA13, (IEN | M0)}, /* C2C_DATA13 */
  89. {C2C_DATA14, (IEN | M0)}, /* C2C_DATA14 */
  90. {C2C_DATA15, (IEN | M0)}, /* C2C_DATA15 */
  91. {LLIB_WAKEREQOUT, (PTU | IEN | M6)}, /* GPIO2_32 */
  92. {LLIA_WAKEREQOUT, (M1)}, /* C2C_WAKEREQOUT */
  93. {HSI1_ACREADY, (PTD | M6)}, /* GPIO3_64 */
  94. {HSI1_CAREADY, (PTD | M6)}, /* GPIO3_65 */
  95. {HSI1_ACWAKE, (PTD | IEN | M6)}, /* GPIO3_66 */
  96. {HSI1_CAWAKE, (PTU | IEN | M6)}, /* GPIO3_67 */
  97. {HSI1_ACFLAG, (PTD | IEN | M6)}, /* GPIO3_68 */
  98. {HSI1_ACDATA, (PTD | M6)}, /* GPIO3_69 */
  99. {HSI1_CAFLAG, (M6)}, /* GPIO3_70 */
  100. {HSI1_CADATA, (M6)}, /* GPIO3_71 */
  101. {UART1_TX, (M0)}, /* UART1_TX */
  102. {UART1_CTS, (PTU | IEN | M0)}, /* UART1_CTS */
  103. {UART1_RX, (PTU | IEN | M0)}, /* UART1_RX */
  104. {UART1_RTS, (M0)}, /* UART1_RTS */
  105. {HSI2_CAREADY, (IEN | M0)}, /* HSI2_CAREADY */
  106. {HSI2_ACREADY, (OFF_EN | M0)}, /* HSI2_ACREADY */
  107. {HSI2_CAWAKE, (IEN | PTD | M0)}, /* HSI2_CAWAKE */
  108. {HSI2_ACWAKE, (M0)}, /* HSI2_ACWAKE */
  109. {HSI2_CAFLAG, (IEN | PTD | M0)}, /* HSI2_CAFLAG */
  110. {HSI2_CADATA, (IEN | PTD | M0)}, /* HSI2_CADATA */
  111. {HSI2_ACFLAG, (M0)}, /* HSI2_ACFLAG */
  112. {HSI2_ACDATA, (M0)}, /* HSI2_ACDATA */
  113. {UART2_RTS, (IEN | M1)}, /* MCSPI3_SOMI */
  114. {UART2_CTS, (IEN | M1)}, /* MCSPI3_CS0 */
  115. {UART2_RX, (IEN | M1)}, /* MCSPI3_SIMO */
  116. {UART2_TX, (IEN | M1)}, /* MCSPI3_CLK */
  117. {TIMER10_PWM_EVT, (IEN | M0)}, /* TIMER10_PWM_EVT */
  118. {DSIPORTA_TE0, (IEN | M0)}, /* DSIPORTA_TE0 */
  119. {DSIPORTA_LANE0X, (IEN | M0)}, /* DSIPORTA_LANE0X */
  120. {DSIPORTA_LANE0Y, (IEN | M0)}, /* DSIPORTA_LANE0Y */
  121. {DSIPORTA_LANE1X, (IEN | M0)}, /* DSIPORTA_LANE1X */
  122. {DSIPORTA_LANE1Y, (IEN | M0)}, /* DSIPORTA_LANE1Y */
  123. {DSIPORTA_LANE2X, (IEN | M0)}, /* DSIPORTA_LANE2X */
  124. {DSIPORTA_LANE2Y, (IEN | M0)}, /* DSIPORTA_LANE2Y */
  125. {DSIPORTA_LANE3X, (IEN | M0)}, /* DSIPORTA_LANE3X */
  126. {DSIPORTA_LANE3Y, (IEN | M0)}, /* DSIPORTA_LANE3Y */
  127. {DSIPORTA_LANE4X, (IEN | M0)}, /* DSIPORTA_LANE4X */
  128. {DSIPORTA_LANE4Y, (IEN | M0)}, /* DSIPORTA_LANE4Y */
  129. {TIMER9_PWM_EVT, (IEN | M0)}, /* TIMER9_PWM_EVT */
  130. {DSIPORTC_TE0, (IEN | M0)}, /* DSIPORTC_TE0 */
  131. {DSIPORTC_LANE0X, (IEN | M0)}, /* DSIPORTC_LANE0X */
  132. {DSIPORTC_LANE0Y, (IEN | M0)}, /* DSIPORTC_LANE0Y */
  133. {DSIPORTC_LANE1X, (IEN | M0)}, /* DSIPORTC_LANE1X */
  134. {DSIPORTC_LANE1Y, (IEN | M0)}, /* DSIPORTC_LANE1Y */
  135. {DSIPORTC_LANE2X, (IEN | M0)}, /* DSIPORTC_LANE2X */
  136. {DSIPORTC_LANE2Y, (IEN | M0)}, /* DSIPORTC_LANE2Y */
  137. {DSIPORTC_LANE3X, (IEN | M0)}, /* DSIPORTC_LANE3X */
  138. {DSIPORTC_LANE3Y, (IEN | M0)}, /* DSIPORTC_LANE3Y */
  139. {DSIPORTC_LANE4X, (IEN | M0)}, /* DSIPORTC_LANE4X */
  140. {DSIPORTC_LANE4Y, (IEN | M0)}, /* DSIPORTC_LANE4Y */
  141. {RFBI_HSYNC0, (M4)}, /* KBD_COL5 */
  142. {RFBI_TE_VSYNC0, (PTD | M6)}, /* GPIO6_161 */
  143. {RFBI_RE, (M4)}, /* KBD_COL4 */
  144. {RFBI_A0, (PTD | IEN | M6)}, /* GPIO6_165 */
  145. {RFBI_DATA8, (M4)}, /* KBD_COL3 */
  146. {RFBI_DATA9, (PTD | M6)}, /* GPIO6_175 */
  147. {RFBI_DATA10, (PTD | M6)}, /* GPIO6_176 */
  148. {RFBI_DATA11, (PTD | M6)}, /* GPIO6_177 */
  149. {RFBI_DATA12, (PTD | M6)}, /* GPIO6_178 */
  150. {RFBI_DATA13, (PTU | IEN | M6)}, /* GPIO6_179 */
  151. {RFBI_DATA14, (M4)}, /* KBD_COL7 */
  152. {RFBI_DATA15, (M4)}, /* KBD_COL6 */
  153. {GPIO6_182, (M6)}, /* GPIO6_182 */
  154. {GPIO6_183, (PTD | M6)}, /* GPIO6_183 */
  155. {GPIO6_184, (M4)}, /* KBD_COL2 */
  156. {GPIO6_185, (PTD | IEN | M6)}, /* GPIO6_185 */
  157. {GPIO6_186, (PTD | M6)}, /* GPIO6_186 */
  158. {GPIO6_187, (PTU | IEN | M4)}, /* KBD_ROW2 */
  159. {RFBI_DATA0, (PTD | M6)}, /* GPIO6_166 */
  160. {RFBI_DATA1, (PTD | M6)}, /* GPIO6_167 */
  161. {RFBI_DATA2, (PTD | M6)}, /* GPIO6_168 */
  162. {RFBI_DATA3, (PTD | IEN | M6)}, /* GPIO6_169 */
  163. {RFBI_DATA4, (IEN | M6)}, /* GPIO6_170 */
  164. {RFBI_DATA5, (IEN | M6)}, /* GPIO6_171 */
  165. {RFBI_DATA6, (PTD | M6)}, /* GPIO6_172 */
  166. {RFBI_DATA7, (PTD | M6)}, /* GPIO6_173 */
  167. {RFBI_CS0, (PTD | IEN | M6)}, /* GPIO6_163 */
  168. {RFBI_WE, (PTD | M6)}, /* GPIO6_162 */
  169. {MCSPI2_CS0, (M0)}, /* MCSPI2_CS0 */
  170. {MCSPI2_CLK, (IEN | M0)}, /* MCSPI2_CLK */
  171. {MCSPI2_SIMO, (IEN | M0)}, /* MCSPI2_SIMO*/
  172. {MCSPI2_SOMI, (PTU | IEN | M0)}, /* MCSPI2_SOMI*/
  173. {I2C4_SCL, (IEN | M0)}, /* I2C4_SCL */
  174. {I2C4_SDA, (IEN | M0)}, /* I2C4_SDA */
  175. {HDMI_CEC, (IEN | M0)}, /* HDMI_CEC */
  176. {HDMI_HPD, (PTD | IEN | M0)}, /* HDMI_HPD */
  177. {HDMI_DDC_SCL, (IEN | M0)}, /* HDMI_DDC_SCL */
  178. {HDMI_DDC_SDA, (IEN | M0)}, /* HDMI_DDC_SDA */
  179. {CSIPORTA_LANE0X, (IEN | M0)}, /* CSIPORTA_LANE0X */
  180. {CSIPORTA_LANE0Y, (IEN | M0)}, /* CSIPORTA_LANE0Y */
  181. {CSIPORTA_LANE1Y, (IEN | M0)}, /* CSIPORTA_LANE1Y */
  182. {CSIPORTA_LANE1X, (IEN | M0)}, /* CSIPORTA_LANE1X */
  183. {CSIPORTA_LANE2Y, (IEN | M0)}, /* CSIPORTA_LANE2Y */
  184. {CSIPORTA_LANE2X, (IEN | M0)}, /* CSIPORTA_LANE2X */
  185. {CSIPORTA_LANE3X, (IEN | M0)}, /* CSIPORTA_LANE3X */
  186. {CSIPORTA_LANE3Y, (IEN | M0)}, /* CSIPORTA_LANE3Y */
  187. {CSIPORTA_LANE4X, (IEN | M0)}, /* CSIPORTA_LANE4X */
  188. {CSIPORTA_LANE4Y, (IEN | M0)}, /* CSIPORTA_LANE4Y */
  189. {CSIPORTB_LANE0X, (IEN | M0)}, /* CSIPORTB_LANE0X */
  190. {CSIPORTB_LANE0Y, (IEN | M0)}, /* CSIPORTB_LANE0Y */
  191. {CSIPORTB_LANE1Y, (IEN | M0)}, /* CSIPORTB_LANE1Y */
  192. {CSIPORTB_LANE1X, (IEN | M0)}, /* CSIPORTB_LANE1X */
  193. {CSIPORTB_LANE2Y, (IEN | M0)}, /* CSIPORTB_LANE2Y */
  194. {CSIPORTB_LANE2X, (IEN | M0)}, /* CSIPORTB_LANE2X */
  195. {CSIPORTC_LANE0Y, (IEN | M0)}, /* CSIPORTC_LANE0Y */
  196. {CSIPORTC_LANE0X, (IEN | M0)}, /* CSIPORTC_LANE0X */
  197. {CSIPORTC_LANE1Y, (IEN | M0)}, /* CSIPORTC_LANE1Y */
  198. {CSIPORTC_LANE1X, (IEN | M0)}, /* CSIPORTC_LANE1X */
  199. {CAM_SHUTTER, (M0)}, /* CAM_SHUTTER */
  200. {CAM_STROBE, (M0)}, /* CAM_STROBE */
  201. {CAM_GLOBALRESET, (IEN | M0)}, /* CAM_GLOBALRESET */
  202. {TIMER11_PWM_EVT, (PTD | M6)}, /* GPIO8_227 */
  203. {TIMER5_PWM_EVT, (PTD | M6)}, /* GPIO8_228 */
  204. {TIMER6_PWM_EVT, (PTD | M6)}, /* GPIO8_229 */
  205. {TIMER8_PWM_EVT, (PTU | M6)}, /* GPIO8_230 */
  206. {I2C3_SCL, (IEN | M0)}, /* I2C3_SCL */
  207. {I2C3_SDA, (IEN | M0)}, /* I2C3_SDA */
  208. {GPIO8_233, (IEN | M2)}, /* TIMER8_PWM_EVT */
  209. {ABE_CLKS, (IEN | M0)}, /* ABE_CLKS */
  210. {ABEDMIC_DIN1, (IEN | M0)}, /* ABEDMIC_DIN1 */
  211. {ABEDMIC_DIN2, (IEN | M0)}, /* ABEDMIC_DIN2 */
  212. {ABEDMIC_DIN3, (IEN | M0)}, /* ABEDMIC_DIN3 */
  213. {ABEDMIC_CLK1, (M0)}, /* ABEDMIC_CLK1 */
  214. {ABEDMIC_CLK2, (IEN | M1)}, /* ABEMCBSP1_FSX */
  215. {ABEDMIC_CLK3, (M1)}, /* ABEMCBSP1_DX */
  216. {ABESLIMBUS1_CLOCK, (IEN | M1)}, /* ABEMCBSP1_CLKX */
  217. {ABESLIMBUS1_DATA, (IEN | M1)}, /* ABEMCBSP1_DR */
  218. {ABEMCBSP2_DR, (IEN | M0)}, /* ABEMCBSP2_DR */
  219. {ABEMCBSP2_DX, (M0)}, /* ABEMCBSP2_DX */
  220. {ABEMCBSP2_FSX, (IEN | M0)}, /* ABEMCBSP2_FSX */
  221. {ABEMCBSP2_CLKX, (IEN | M0)}, /* ABEMCBSP2_CLKX */
  222. {ABEMCPDM_UL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_UL_DATA */
  223. {ABEMCPDM_DL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_DL_DATA */
  224. {ABEMCPDM_FRAME, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_FRAME */
  225. {ABEMCPDM_LB_CLK, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_LB_CLK */
  226. {WLSDIO_CLK, (PTU | IEN | M0)}, /* WLSDIO_CLK */
  227. {WLSDIO_CMD, (PTU | IEN | M0)}, /* WLSDIO_CMD */
  228. {WLSDIO_DATA0, (PTU | IEN | M0)}, /* WLSDIO_DATA0*/
  229. {WLSDIO_DATA1, (PTU | IEN | M0)}, /* WLSDIO_DATA1*/
  230. {WLSDIO_DATA2, (PTU | IEN | M0)}, /* WLSDIO_DATA2*/
  231. {WLSDIO_DATA3, (PTU | IEN | M0)}, /* WLSDIO_DATA3*/
  232. {UART5_RX, (PTU | IEN | M0)}, /* UART5_RX */
  233. {UART5_TX, (M0)}, /* UART5_TX */
  234. {UART5_CTS, (PTU | IEN | M0)}, /* UART5_CTS */
  235. {UART5_RTS, (M0)}, /* UART5_RTS */
  236. {I2C2_SCL, (IEN | M0)}, /* I2C2_SCL */
  237. {I2C2_SDA, (IEN | M0)}, /* I2C2_SDA */
  238. {MCSPI1_CLK, (M6)}, /* GPIO5_140 */
  239. {MCSPI1_SOMI, (IEN | M6)}, /* GPIO5_141 */
  240. {MCSPI1_SIMO, (PTD | M6)}, /* GPIO5_142 */
  241. {MCSPI1_CS0, (PTD | M6)}, /* GPIO5_143 */
  242. {MCSPI1_CS1, (PTD | IEN | M6)}, /* GPIO5_144 */
  243. {I2C5_SCL, (IEN | M0)}, /* I2C5_SCL */
  244. {I2C5_SDA, (IEN | M0)}, /* I2C5_SDA */
  245. {PERSLIMBUS2_CLOCK, (PTD | M6)}, /* GPIO5_145 */
  246. {PERSLIMBUS2_DATA, (PTD | IEN | M6)}, /* GPIO5_146 */
  247. {UART6_TX, (PTU | IEN | M6)}, /* GPIO5_149 */
  248. {UART6_RX, (PTU | IEN | M6)}, /* GPIO5_150 */
  249. {UART6_CTS, (PTU | IEN | M6)}, /* GPIO5_151 */
  250. {UART6_RTS, (PTU | M0)}, /* UART6_RTS */
  251. {UART3_CTS_RCTX, (PTU | IEN | M6)}, /* GPIO5_153 */
  252. {UART3_RTS_IRSD, (PTU | IEN | M1)}, /* HDQ_SIO */
  253. {I2C1_PMIC_SCL, (PTU | IEN | M0)}, /* I2C1_PMIC_SCL */
  254. {I2C1_PMIC_SDA, (PTU | IEN | M0)}, /* I2C1_PMIC_SDA */
  255. };
  256. const struct pad_conf_entry wkup_padconf_array_non_essential[] = {
  257. /*
  258. * This pad keeps C2C Module always enabled.
  259. * Putting this in safe mode do not cause the issue.
  260. * C2C driver could enable this mux setting if needed.
  261. */
  262. {LLIA_WAKEREQIN, (M7)}, /* SAFE MODE */
  263. {LLIB_WAKEREQIN, (M7)}, /* SAFE MODE */
  264. {DRM_EMU0, (PTU | IEN | M0)}, /* DRM_EMU0 */
  265. {DRM_EMU1, (PTU | IEN | M0)}, /* DRM_EMU1 */
  266. {JTAG_NTRST, (IEN | M0)}, /* JTAG_NTRST */
  267. {JTAG_TCK, (IEN | M0)}, /* JTAG_TCK */
  268. {JTAG_RTCK, (M0)}, /* JTAG_RTCK */
  269. {JTAG_TMSC, (IEN | M0)}, /* JTAG_TMSC */
  270. {JTAG_TDI, (IEN | M0)}, /* JTAG_TDI */
  271. {JTAG_TDO, (M0)}, /* JTAG_TDO */
  272. {FREF_CLK_IOREQ, (IEN | M0)}, /* FREF_CLK_IOREQ */
  273. {FREF_CLK0_OUT, (M0)}, /* FREF_CLK0_OUT */
  274. {FREF_CLK1_OUT, (M0)}, /* FREF_CLK1_OUT */
  275. {FREF_CLK2_OUT, (M0)}, /* FREF_CLK2_OUT */
  276. {FREF_CLK2_REQ, (PTU | IEN | M6)}, /* GPIO1_WK9 */
  277. {FREF_CLK1_REQ, (PTD | IEN | M6)}, /* GPIO1_WK8 */
  278. {SYS_NRESPWRON, (IEN | M0)}, /* SYS_NRESPWRON */
  279. {SYS_NRESWARM, (PTU | IEN | M0)}, /* SYS_NRESWARM */
  280. {SYS_PWR_REQ, (M0)}, /* SYS_PWR_REQ */
  281. {SYS_NIRQ1, (PTU | IEN | M0)}, /* SYS_NIRQ1 */
  282. {SYS_NIRQ2, (PTU | IEN | M0)}, /* SYS_NIRQ2 */
  283. {SYS_BOOT0, (IEN | M0)}, /* SYS_BOOT0 */
  284. {SYS_BOOT1, (IEN | M0)}, /* SYS_BOOT1 */
  285. {SYS_BOOT2, (IEN | M0)}, /* SYS_BOOT2 */
  286. {SYS_BOOT3, (IEN | M0)}, /* SYS_BOOT3 */
  287. {SYS_BOOT4, (IEN | M0)}, /* SYS_BOOT4 */
  288. {SYS_BOOT5, (IEN | M0)}, /* SYS_BOOT5 */
  289. };
  290. #endif /* _EVM4430_MUX_DATA_H */