efikamx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649
  1. /*
  2. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  3. *
  4. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/imx-regs.h>
  27. #include <asm/arch/mx5x_pins.h>
  28. #include <asm/arch/iomux.h>
  29. #include <mxc_gpio.h>
  30. #include <asm/errno.h>
  31. #include <asm/arch/sys_proto.h>
  32. #include <asm/arch/crm_regs.h>
  33. #include <i2c.h>
  34. #include <mmc.h>
  35. #include <fsl_esdhc.h>
  36. #include <fsl_pmic.h>
  37. #include <mc13892.h>
  38. DECLARE_GLOBAL_DATA_PTR;
  39. /*
  40. * Compile-time error checking
  41. */
  42. #ifndef CONFIG_MXC_SPI
  43. #error "CONFIG_MXC_SPI not set, this is essential for board's operation!"
  44. #endif
  45. /*
  46. * Shared variables / local defines
  47. */
  48. /* LED */
  49. #define EFIKAMX_LED_BLUE 0x1
  50. #define EFIKAMX_LED_GREEN 0x2
  51. #define EFIKAMX_LED_RED 0x4
  52. void efikamx_toggle_led(uint32_t mask);
  53. /* Board revisions */
  54. #define EFIKAMX_BOARD_REV_11 0x1
  55. #define EFIKAMX_BOARD_REV_12 0x2
  56. #define EFIKAMX_BOARD_REV_13 0x3
  57. #define EFIKAMX_BOARD_REV_14 0x4
  58. /*
  59. * Board identification
  60. */
  61. u32 get_efika_rev(void)
  62. {
  63. u32 rev = 0;
  64. /*
  65. * Retrieve board ID:
  66. * rev1.1: 1,1,1
  67. * rev1.2: 1,1,0
  68. * rev1.3: 1,0,1
  69. * rev1.4: 1,0,0
  70. */
  71. mxc_request_iomux(MX51_PIN_NANDF_CS0, IOMUX_CONFIG_GPIO);
  72. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS0),
  73. MXC_GPIO_DIRECTION_OUT);
  74. /* set to 1 in order to get correct value on board rev1.1 */
  75. mxc_gpio_set(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS0), 1);
  76. mxc_request_iomux(MX51_PIN_NANDF_CS0, IOMUX_CONFIG_GPIO);
  77. mxc_iomux_set_pad(MX51_PIN_NANDF_CS0, PAD_CTL_100K_PU);
  78. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS0),
  79. MXC_GPIO_DIRECTION_IN);
  80. rev |= (!!mxc_gpio_get(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS0))) << 0;
  81. mxc_request_iomux(MX51_PIN_NANDF_CS1, IOMUX_CONFIG_GPIO);
  82. mxc_iomux_set_pad(MX51_PIN_NANDF_CS1, PAD_CTL_100K_PU);
  83. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS1),
  84. MXC_GPIO_DIRECTION_IN);
  85. rev |= (!!mxc_gpio_get(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS1))) << 1;
  86. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_GPIO);
  87. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, PAD_CTL_100K_PU);
  88. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_NANDF_RB3),
  89. MXC_GPIO_DIRECTION_IN);
  90. rev |= (!!mxc_gpio_get(IOMUX_TO_GPIO(MX51_PIN_NANDF_RB3))) << 2;
  91. return (~rev & 0x7) + 1;
  92. }
  93. u32 get_board_rev(void)
  94. {
  95. return get_cpu_rev() | (get_efika_rev() << 8);
  96. }
  97. /*
  98. * DRAM initialization
  99. */
  100. int dram_init(void)
  101. {
  102. /* dram_init must store complete ramsize in gd->ram_size */
  103. gd->ram_size = get_ram_size((volatile void *)CONFIG_SYS_SDRAM_BASE,
  104. PHYS_SDRAM_1_SIZE);
  105. return 0;
  106. }
  107. /*
  108. * UART configuration
  109. */
  110. static void setup_iomux_uart(void)
  111. {
  112. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  113. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
  114. mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
  115. mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
  116. mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
  117. mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
  118. mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
  119. mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
  120. mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
  121. mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
  122. }
  123. /*
  124. * SPI configuration
  125. */
  126. #ifdef CONFIG_MXC_SPI
  127. static void setup_iomux_spi(void)
  128. {
  129. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  130. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  131. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI,
  132. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  133. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  134. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  135. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO,
  136. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  137. /* Configure SS0 as a GPIO */
  138. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_GPIO);
  139. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_CSPI1_SS0),
  140. MXC_GPIO_DIRECTION_OUT);
  141. mxc_gpio_set(IOMUX_TO_GPIO(MX51_PIN_CSPI1_SS0), 0);
  142. /* Configure SS1 as a GPIO */
  143. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_GPIO);
  144. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_CSPI1_SS1),
  145. MXC_GPIO_DIRECTION_OUT);
  146. mxc_gpio_set(IOMUX_TO_GPIO(MX51_PIN_CSPI1_SS1), 1);
  147. /* 000: Select mux mode: ALT0 mux port: SS2 of instance: ecspi1. */
  148. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
  149. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY,
  150. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  151. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  152. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  153. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK,
  154. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  155. }
  156. #else
  157. static inline void setup_iomux_spi(void) { }
  158. #endif
  159. /*
  160. * PMIC configuration
  161. */
  162. #ifdef CONFIG_MXC_SPI
  163. static void power_init(void)
  164. {
  165. unsigned int val;
  166. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  167. /* Write needed to Power Gate 2 register */
  168. val = pmic_reg_read(REG_POWER_MISC);
  169. val &= ~PWGT2SPIEN;
  170. pmic_reg_write(REG_POWER_MISC, val);
  171. /* Externally powered */
  172. val = pmic_reg_read(REG_CHARGE);
  173. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  174. pmic_reg_write(REG_CHARGE, val);
  175. /* power up the system first */
  176. pmic_reg_write(REG_POWER_MISC, PWUP);
  177. /* Set core voltage to 1.1V */
  178. val = pmic_reg_read(REG_SW_0);
  179. val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
  180. pmic_reg_write(REG_SW_0, val);
  181. /* Setup VCC (SW2) to 1.25 */
  182. val = pmic_reg_read(REG_SW_1);
  183. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  184. pmic_reg_write(REG_SW_1, val);
  185. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  186. val = pmic_reg_read(REG_SW_2);
  187. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  188. pmic_reg_write(REG_SW_2, val);
  189. udelay(50);
  190. /* Raise the core frequency to 800MHz */
  191. writel(0x0, &mxc_ccm->cacrr);
  192. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  193. /* Setup the switcher mode for SW1 & SW2*/
  194. val = pmic_reg_read(REG_SW_4);
  195. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  196. (SWMODE_MASK << SWMODE2_SHIFT)));
  197. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  198. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  199. pmic_reg_write(REG_SW_4, val);
  200. /* Setup the switcher mode for SW3 & SW4 */
  201. val = pmic_reg_read(REG_SW_5);
  202. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  203. (SWMODE_MASK << SWMODE4_SHIFT)));
  204. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  205. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  206. pmic_reg_write(REG_SW_5, val);
  207. /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
  208. val = pmic_reg_read(REG_SETTING_0);
  209. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  210. val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
  211. pmic_reg_write(REG_SETTING_0, val);
  212. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  213. val = pmic_reg_read(REG_SETTING_1);
  214. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  215. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
  216. pmic_reg_write(REG_SETTING_1, val);
  217. /* Configure VGEN3 and VCAM regulators to use external PNP */
  218. val = VGEN3CONFIG | VCAMCONFIG;
  219. pmic_reg_write(REG_MODE_1, val);
  220. udelay(200);
  221. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  222. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  223. VVIDEOEN | VAUDIOEN | VSDEN;
  224. pmic_reg_write(REG_MODE_1, val);
  225. val = pmic_reg_read(REG_POWER_CTL2);
  226. val |= WDIRESET;
  227. pmic_reg_write(REG_POWER_CTL2, val);
  228. udelay(2500);
  229. }
  230. #else
  231. static inline void power_init(void) { }
  232. #endif
  233. /*
  234. * MMC configuration
  235. */
  236. #ifdef CONFIG_FSL_ESDHC
  237. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  238. {MMC_SDHC1_BASE_ADDR, 1},
  239. {MMC_SDHC2_BASE_ADDR, 1},
  240. };
  241. int board_mmc_getcd(u8 *absent, struct mmc *mmc)
  242. {
  243. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  244. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  245. *absent = mxc_gpio_get(IOMUX_TO_GPIO(MX51_PIN_GPIO1_0));
  246. else
  247. *absent = mxc_gpio_get(IOMUX_TO_GPIO(MX51_PIN_GPIO1_8));
  248. return 0;
  249. }
  250. int board_mmc_init(bd_t *bis)
  251. {
  252. int ret;
  253. /* SDHC1 is used on all revisions, setup control pins first */
  254. mxc_request_iomux(MX51_PIN_GPIO1_0,
  255. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  256. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  257. PAD_CTL_DRV_HIGH | PAD_CTL_HYS_ENABLE |
  258. PAD_CTL_PUE_KEEPER | PAD_CTL_100K_PU |
  259. PAD_CTL_ODE_OPENDRAIN_NONE |
  260. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  261. mxc_request_iomux(MX51_PIN_GPIO1_1,
  262. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  263. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  264. PAD_CTL_DRV_HIGH | PAD_CTL_HYS_ENABLE |
  265. PAD_CTL_100K_PU | PAD_CTL_ODE_OPENDRAIN_NONE |
  266. PAD_CTL_SRE_FAST);
  267. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_GPIO1_0),
  268. MXC_GPIO_DIRECTION_IN);
  269. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_GPIO1_1),
  270. MXC_GPIO_DIRECTION_IN);
  271. /* Internal SDHC1 IOMUX + SDHC2 IOMUX on old boards */
  272. if (get_efika_rev() < EFIKAMX_BOARD_REV_12) {
  273. /* SDHC1 IOMUX */
  274. mxc_request_iomux(MX51_PIN_SD1_CMD,
  275. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  276. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  277. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  278. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  279. mxc_request_iomux(MX51_PIN_SD1_CLK,
  280. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  281. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  282. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  283. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  284. mxc_request_iomux(MX51_PIN_SD1_DATA0, IOMUX_CONFIG_ALT0);
  285. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  286. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  287. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  288. mxc_request_iomux(MX51_PIN_SD1_DATA1, IOMUX_CONFIG_ALT0);
  289. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  290. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  291. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  292. mxc_request_iomux(MX51_PIN_SD1_DATA2, IOMUX_CONFIG_ALT0);
  293. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  294. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  295. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  296. mxc_request_iomux(MX51_PIN_SD1_DATA3, IOMUX_CONFIG_ALT0);
  297. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  298. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  299. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  300. /* SDHC2 IOMUX */
  301. mxc_request_iomux(MX51_PIN_SD2_CMD,
  302. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  303. mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
  304. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  305. mxc_request_iomux(MX51_PIN_SD2_CLK,
  306. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  307. mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
  308. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  309. mxc_request_iomux(MX51_PIN_SD2_DATA0, IOMUX_CONFIG_ALT0);
  310. mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
  311. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  312. mxc_request_iomux(MX51_PIN_SD2_DATA1, IOMUX_CONFIG_ALT0);
  313. mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
  314. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  315. mxc_request_iomux(MX51_PIN_SD2_DATA2, IOMUX_CONFIG_ALT0);
  316. mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
  317. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  318. mxc_request_iomux(MX51_PIN_SD2_DATA3, IOMUX_CONFIG_ALT0);
  319. mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
  320. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  321. /* SDHC2 Control lines IOMUX */
  322. mxc_request_iomux(MX51_PIN_GPIO1_7,
  323. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  324. mxc_iomux_set_pad(MX51_PIN_GPIO1_7,
  325. PAD_CTL_DRV_HIGH | PAD_CTL_HYS_ENABLE |
  326. PAD_CTL_PUE_KEEPER | PAD_CTL_100K_PU |
  327. PAD_CTL_ODE_OPENDRAIN_NONE |
  328. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  329. mxc_request_iomux(MX51_PIN_GPIO1_8,
  330. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  331. mxc_iomux_set_pad(MX51_PIN_GPIO1_8,
  332. PAD_CTL_DRV_HIGH | PAD_CTL_HYS_ENABLE |
  333. PAD_CTL_100K_PU | PAD_CTL_ODE_OPENDRAIN_NONE |
  334. PAD_CTL_SRE_FAST);
  335. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_GPIO1_8),
  336. MXC_GPIO_DIRECTION_IN);
  337. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_GPIO1_7),
  338. MXC_GPIO_DIRECTION_IN);
  339. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  340. if (!ret)
  341. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[1]);
  342. } else { /* New boards use only SDHC1 */
  343. /* SDHC1 IOMUX */
  344. mxc_request_iomux(MX51_PIN_SD1_CMD,
  345. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  346. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  347. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  348. mxc_request_iomux(MX51_PIN_SD1_CLK,
  349. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  350. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  351. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  352. mxc_request_iomux(MX51_PIN_SD1_DATA0, IOMUX_CONFIG_ALT0);
  353. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  354. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  355. mxc_request_iomux(MX51_PIN_SD1_DATA1, IOMUX_CONFIG_ALT0);
  356. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  357. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  358. mxc_request_iomux(MX51_PIN_SD1_DATA2, IOMUX_CONFIG_ALT0);
  359. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  360. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  361. mxc_request_iomux(MX51_PIN_SD1_DATA3, IOMUX_CONFIG_ALT0);
  362. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  363. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  364. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  365. }
  366. return ret;
  367. }
  368. #endif
  369. /*
  370. * ATA
  371. */
  372. #ifdef CONFIG_MX51_PATA
  373. #define ATA_PAD_CONFIG (PAD_CTL_DRV_HIGH | PAD_CTL_DRV_VOT_HIGH)
  374. void setup_iomux_ata(void)
  375. {
  376. mxc_request_iomux(MX51_PIN_NANDF_ALE, IOMUX_CONFIG_ALT1);
  377. mxc_iomux_set_pad(MX51_PIN_NANDF_ALE, ATA_PAD_CONFIG);
  378. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT1);
  379. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, ATA_PAD_CONFIG);
  380. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT1);
  381. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, ATA_PAD_CONFIG);
  382. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT1);
  383. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, ATA_PAD_CONFIG);
  384. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT1);
  385. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, ATA_PAD_CONFIG);
  386. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT1);
  387. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, ATA_PAD_CONFIG);
  388. mxc_request_iomux(MX51_PIN_NANDF_RE_B, IOMUX_CONFIG_ALT1);
  389. mxc_iomux_set_pad(MX51_PIN_NANDF_RE_B, ATA_PAD_CONFIG);
  390. mxc_request_iomux(MX51_PIN_NANDF_WE_B, IOMUX_CONFIG_ALT1);
  391. mxc_iomux_set_pad(MX51_PIN_NANDF_WE_B, ATA_PAD_CONFIG);
  392. mxc_request_iomux(MX51_PIN_NANDF_CLE, IOMUX_CONFIG_ALT1);
  393. mxc_iomux_set_pad(MX51_PIN_NANDF_CLE, ATA_PAD_CONFIG);
  394. mxc_request_iomux(MX51_PIN_NANDF_RB0, IOMUX_CONFIG_ALT1);
  395. mxc_iomux_set_pad(MX51_PIN_NANDF_RB0, ATA_PAD_CONFIG);
  396. mxc_request_iomux(MX51_PIN_NANDF_WP_B, IOMUX_CONFIG_ALT1);
  397. mxc_iomux_set_pad(MX51_PIN_NANDF_WP_B, ATA_PAD_CONFIG);
  398. mxc_request_iomux(MX51_PIN_GPIO_NAND, IOMUX_CONFIG_ALT1);
  399. mxc_iomux_set_pad(MX51_PIN_GPIO_NAND, ATA_PAD_CONFIG);
  400. mxc_request_iomux(MX51_PIN_NANDF_RB1, IOMUX_CONFIG_ALT1);
  401. mxc_iomux_set_pad(MX51_PIN_NANDF_RB1, ATA_PAD_CONFIG);
  402. mxc_request_iomux(MX51_PIN_NANDF_D0, IOMUX_CONFIG_ALT1);
  403. mxc_iomux_set_pad(MX51_PIN_NANDF_D0, ATA_PAD_CONFIG);
  404. mxc_request_iomux(MX51_PIN_NANDF_D1, IOMUX_CONFIG_ALT1);
  405. mxc_iomux_set_pad(MX51_PIN_NANDF_D1, ATA_PAD_CONFIG);
  406. mxc_request_iomux(MX51_PIN_NANDF_D2, IOMUX_CONFIG_ALT1);
  407. mxc_iomux_set_pad(MX51_PIN_NANDF_D2, ATA_PAD_CONFIG);
  408. mxc_request_iomux(MX51_PIN_NANDF_D3, IOMUX_CONFIG_ALT1);
  409. mxc_iomux_set_pad(MX51_PIN_NANDF_D3, ATA_PAD_CONFIG);
  410. mxc_request_iomux(MX51_PIN_NANDF_D4, IOMUX_CONFIG_ALT1);
  411. mxc_iomux_set_pad(MX51_PIN_NANDF_D4, ATA_PAD_CONFIG);
  412. mxc_request_iomux(MX51_PIN_NANDF_D5, IOMUX_CONFIG_ALT1);
  413. mxc_iomux_set_pad(MX51_PIN_NANDF_D5, ATA_PAD_CONFIG);
  414. mxc_request_iomux(MX51_PIN_NANDF_D6, IOMUX_CONFIG_ALT1);
  415. mxc_iomux_set_pad(MX51_PIN_NANDF_D6, ATA_PAD_CONFIG);
  416. mxc_request_iomux(MX51_PIN_NANDF_D7, IOMUX_CONFIG_ALT1);
  417. mxc_iomux_set_pad(MX51_PIN_NANDF_D7, ATA_PAD_CONFIG);
  418. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT1);
  419. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, ATA_PAD_CONFIG);
  420. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT1);
  421. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, ATA_PAD_CONFIG);
  422. mxc_request_iomux(MX51_PIN_NANDF_D10, IOMUX_CONFIG_ALT1);
  423. mxc_iomux_set_pad(MX51_PIN_NANDF_D10, ATA_PAD_CONFIG);
  424. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT1);
  425. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, ATA_PAD_CONFIG);
  426. mxc_request_iomux(MX51_PIN_NANDF_D12, IOMUX_CONFIG_ALT1);
  427. mxc_iomux_set_pad(MX51_PIN_NANDF_D12, ATA_PAD_CONFIG);
  428. mxc_request_iomux(MX51_PIN_NANDF_D13, IOMUX_CONFIG_ALT1);
  429. mxc_iomux_set_pad(MX51_PIN_NANDF_D13, ATA_PAD_CONFIG);
  430. mxc_request_iomux(MX51_PIN_NANDF_D14, IOMUX_CONFIG_ALT1);
  431. mxc_iomux_set_pad(MX51_PIN_NANDF_D14, ATA_PAD_CONFIG);
  432. mxc_request_iomux(MX51_PIN_NANDF_D15, IOMUX_CONFIG_ALT1);
  433. mxc_iomux_set_pad(MX51_PIN_NANDF_D15, ATA_PAD_CONFIG);
  434. }
  435. #else
  436. static inline void setup_iomux_ata(void) { }
  437. #endif
  438. /*
  439. * LED configuration
  440. */
  441. void setup_iomux_led(void)
  442. {
  443. /* Blue LED */
  444. mxc_request_iomux(MX51_PIN_CSI1_D9, IOMUX_CONFIG_ALT3);
  445. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_CSI1_D9),
  446. MXC_GPIO_DIRECTION_OUT);
  447. /* Green LED */
  448. mxc_request_iomux(MX51_PIN_CSI1_VSYNC, IOMUX_CONFIG_ALT3);
  449. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_CSI1_VSYNC),
  450. MXC_GPIO_DIRECTION_OUT);
  451. /* Red LED */
  452. mxc_request_iomux(MX51_PIN_CSI1_HSYNC, IOMUX_CONFIG_ALT3);
  453. mxc_gpio_direction(IOMUX_TO_GPIO(MX51_PIN_CSI1_HSYNC),
  454. MXC_GPIO_DIRECTION_OUT);
  455. }
  456. void efikamx_toggle_led(uint32_t mask)
  457. {
  458. mxc_gpio_set(IOMUX_TO_GPIO(MX51_PIN_CSI1_D9),
  459. mask & EFIKAMX_LED_BLUE);
  460. mxc_gpio_set(IOMUX_TO_GPIO(MX51_PIN_CSI1_VSYNC),
  461. mask & EFIKAMX_LED_GREEN);
  462. mxc_gpio_set(IOMUX_TO_GPIO(MX51_PIN_CSI1_HSYNC),
  463. mask & EFIKAMX_LED_RED);
  464. }
  465. /*
  466. * Board initialization
  467. */
  468. static void init_drive_strength(void)
  469. {
  470. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_DDR_INPUT_CMOS);
  471. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEADDR, PAD_CTL_PKE_ENABLE);
  472. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPKS, PAD_CTL_PUE_KEEPER);
  473. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPUS, PAD_CTL_100K_PU);
  474. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_A1, PAD_CTL_SRE_FAST);
  475. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A0, PAD_CTL_DRV_HIGH);
  476. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A1, PAD_CTL_DRV_HIGH);
  477. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_RAS,
  478. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  479. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CAS,
  480. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  481. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_PKE_ENABLE);
  482. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPKS, PAD_CTL_PUE_KEEPER);
  483. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR0, PAD_CTL_HYS_NONE);
  484. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR1, PAD_CTL_HYS_NONE);
  485. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR2, PAD_CTL_HYS_NONE);
  486. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR3, PAD_CTL_HYS_NONE);
  487. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B0, PAD_CTL_SRE_FAST);
  488. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B1, PAD_CTL_SRE_FAST);
  489. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B2, PAD_CTL_SRE_FAST);
  490. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B4, PAD_CTL_SRE_FAST);
  491. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPUS, PAD_CTL_100K_PU);
  492. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_INMODE1, PAD_CTL_DDR_INPUT_CMOS);
  493. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B0, PAD_CTL_DRV_MEDIUM);
  494. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B1, PAD_CTL_DRV_MEDIUM);
  495. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B2, PAD_CTL_DRV_MEDIUM);
  496. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B4, PAD_CTL_DRV_MEDIUM);
  497. /* Setting pad options */
  498. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDWE,
  499. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  500. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  501. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE0,
  502. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  503. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  504. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE1,
  505. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  506. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  507. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCLK,
  508. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  509. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  510. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS0,
  511. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  512. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  513. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS1,
  514. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  515. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  516. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS2,
  517. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  518. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  519. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS3,
  520. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  521. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  522. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS0,
  523. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  524. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  525. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS1,
  526. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  527. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  528. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM0,
  529. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  530. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  531. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM1,
  532. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  533. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  534. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM2,
  535. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  536. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  537. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM3,
  538. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  539. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  540. }
  541. int board_early_init_f(void)
  542. {
  543. init_drive_strength();
  544. setup_iomux_uart();
  545. setup_iomux_spi();
  546. setup_iomux_led();
  547. return 0;
  548. }
  549. int board_init(void)
  550. {
  551. gd->bd->bi_arch_number = MACH_TYPE_MX51_EFIKAMX;
  552. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  553. return 0;
  554. }
  555. int board_late_init(void)
  556. {
  557. setup_iomux_spi();
  558. power_init();
  559. setup_iomux_led();
  560. setup_iomux_ata();
  561. efikamx_toggle_led(EFIKAMX_LED_BLUE);
  562. return 0;
  563. }
  564. int checkboard(void)
  565. {
  566. puts("Board: Efika MX\n");
  567. return 0;
  568. }