smmaco4.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2005
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  37. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  38. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  39. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  40. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  41. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  42. #endif
  43. /*
  44. * Serial console configuration
  45. */
  46. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  47. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  48. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  49. /* Partitions */
  50. #define CONFIG_MAC_PARTITION
  51. #define CONFIG_DOS_PARTITION
  52. #define CONFIG_ISO_PARTITION
  53. /* POST support */
  54. #define CONFIG_POST (CFG_POST_MEMORY | \
  55. CFG_POST_CPU | \
  56. CFG_POST_I2C)
  57. #ifdef CONFIG_POST
  58. #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  59. /* preserve space for the post_word at end of on-chip SRAM */
  60. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  61. #else
  62. #define CFG_CMD_POST_DIAG 0
  63. #endif
  64. /*
  65. * Supported commands
  66. */
  67. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  68. CFG_CMD_ASKENV | \
  69. CFG_CMD_DATE | \
  70. CFG_CMD_DHCP | \
  71. CFG_CMD_ECHO | \
  72. CFG_CMD_EEPROM | \
  73. CFG_CMD_I2C | \
  74. CFG_CMD_JFFS2 | \
  75. CFG_CMD_MII | \
  76. CFG_CMD_NFS | \
  77. CFG_CMD_PING | \
  78. CFG_CMD_POST_DIAG | \
  79. CFG_CMD_REGINFO | \
  80. CFG_CMD_SNTP )
  81. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  82. #include <cmd_confdefs.h>
  83. #define CONFIG_TIMESTAMP /* display image timestamps */
  84. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  85. # define CFG_LOWBOOT 1
  86. #endif
  87. /*
  88. * Autobooting
  89. */
  90. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  91. #define CONFIG_PREBOOT "echo;" \
  92. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  93. "echo"
  94. #undef CONFIG_BOOTARGS
  95. #define CONFIG_EXTRA_ENV_SETTINGS \
  96. "netdev=eth0\0" \
  97. "rootpath=/opt/eldk/ppc_6xx\0" \
  98. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  99. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  100. "nfsroot=${serverip}:${rootpath}\0" \
  101. "addip=setenv bootargs ${bootargs} " \
  102. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  103. ":${hostname}:${netdev}:off panic=1\0" \
  104. "flash_self=run ramargs addip;" \
  105. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  106. "flash_nfs=run nfsargs addip;" \
  107. "bootm ${kernel_addr}\0" \
  108. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  109. "bootfile=/tftpboot/smmaco4/uImage\0" \
  110. "load=tftp 200000 ${u-boot}\0" \
  111. "u-boot=/tftpboot/smmaco4/u-boot.bin\0" \
  112. "update=protect off FC000000 FC05FFFF;" \
  113. "erase FC000000 FC05FFFF;" \
  114. "cp.b 200000 FC000000 ${filesize};" \
  115. "protect on FC000000 FC05FFFF\0" \
  116. ""
  117. #define CONFIG_BOOTCOMMAND "run net_nfs"
  118. /*
  119. * IPB Bus clocking configuration.
  120. */
  121. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  122. #if defined(CFG_IPBCLK_EQUALS_XLBCLK)
  123. /*
  124. * PCI Bus clocking configuration
  125. *
  126. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  127. * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  128. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  129. */
  130. #define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  131. #endif
  132. /*
  133. * I2C configuration
  134. */
  135. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  136. #ifdef CONFIG_TQM5200_REV100
  137. #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  138. #else
  139. #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  140. #endif
  141. /*
  142. * I2C clock frequency
  143. *
  144. * Please notice, that the resulting clock frequency could differ from the
  145. * configured value. This is because the I2C clock is derived from system
  146. * clock over a frequency divider with only a few divider values. U-boot
  147. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  148. * approximation allways lies below the configured value, never above.
  149. */
  150. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  151. #define CFG_I2C_SLAVE 0x7F
  152. /*
  153. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  154. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  155. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  156. * same configuration could be used.
  157. */
  158. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  159. #define CFG_I2C_EEPROM_ADDR_LEN 2
  160. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  161. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  162. /*
  163. * Flash configuration
  164. */
  165. #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  166. /* use CFI flash driver if no module variant is spezified */
  167. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  168. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  169. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  170. #define CFG_FLASH_EMPTY_INFO
  171. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  172. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  173. #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  174. #if !defined(CFG_LOWBOOT)
  175. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
  176. #else /* CFG_LOWBOOT */
  177. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  178. #endif /* CFG_LOWBOOT */
  179. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  180. (= chip selects) */
  181. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  182. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  183. /* Dynamic MTD partition support */
  184. #define CONFIG_JFFS2_CMDLINE
  185. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  186. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  187. "1408k(kernel)," \
  188. "2m(initrd)," \
  189. "4m(small-fs)," \
  190. "16m(big-fs)," \
  191. "8m(misc)"
  192. /*
  193. * Environment settings
  194. */
  195. #define CFG_ENV_IS_IN_FLASH 1
  196. #define CFG_ENV_SIZE 0x10000
  197. #define CFG_ENV_SECT_SIZE 0x20000
  198. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  199. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  200. /*
  201. * Memory map
  202. */
  203. #define CFG_MBAR 0xF0000000
  204. #define CFG_SDRAM_BASE 0x00000000
  205. #define CFG_DEFAULT_MBAR 0x80000000
  206. /* Use ON-Chip SRAM until RAM will be available */
  207. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  208. #ifdef CONFIG_POST
  209. /* preserve space for the post_word at end of on-chip SRAM */
  210. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  211. #else
  212. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  213. #endif
  214. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  215. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  216. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  217. #define CFG_MONITOR_BASE TEXT_BASE
  218. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  219. # define CFG_RAMBOOT 1
  220. #endif
  221. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  222. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  223. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  224. /*
  225. * Ethernet configuration
  226. */
  227. #define CONFIG_MPC5xxx_FEC 1
  228. /*
  229. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  230. */
  231. /* #define CONFIG_FEC_10MBIT 1 */
  232. #define CONFIG_PHY_ADDR 0x00
  233. /*
  234. * GPIO configuration
  235. *
  236. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  237. * Bit 0 (mask: 0x80000000): 1
  238. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  239. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  240. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  241. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  242. * (because, there I2C1 is used as I2C bus)
  243. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  244. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  245. * 000 -> All PSC2 pins are GIOPs
  246. * 001 -> CAN1/2 on PSC2 pins
  247. * Use for REV100 STK52xx boards
  248. * use PSC6:
  249. * on STK52xx:
  250. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  251. * Bits 9:11 (mask: 0x00700000):
  252. * 101 -> PSC6 : Extended POST test is not available
  253. * on MINI-FAP and TQM5200_IB:
  254. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  255. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  256. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  257. * tests.
  258. */
  259. #if defined (CONFIG_MINIFAP)
  260. # define CFG_GPS_PORT_CONFIG 0x91000004
  261. #elif defined (CONFIG_STK52XX)
  262. # if defined (CONFIG_STK52XX_REV100)
  263. # define CFG_GPS_PORT_CONFIG 0x81500014
  264. # else /* STK52xx REV200 and above */
  265. # if defined (CONFIG_TQM5200_REV100)
  266. # error TQM5200 REV100 not supported on STK52XX REV200 or above
  267. # else/* TQM5200 REV200 and above */
  268. # define CFG_GPS_PORT_CONFIG 0x91500004
  269. # endif
  270. # endif
  271. #else /* TMQ5200 Inbetriebnahme-Board */
  272. # define CFG_GPS_PORT_CONFIG 0x81000004
  273. #endif
  274. /*
  275. * RTC configuration
  276. */
  277. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  278. /*
  279. * Miscellaneous configurable options
  280. */
  281. #define CFG_LONGHELP /* undef to save memory */
  282. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  283. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  284. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  285. #else
  286. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  287. #endif
  288. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  289. #define CFG_MAXARGS 16 /* max number of command args */
  290. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  291. /* Enable an alternate, more extensive memory test */
  292. #define CFG_ALT_MEMTEST
  293. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  294. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  295. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  296. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  297. /*
  298. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  299. * which is normally part of the default commands (CFV_CMD_DFL)
  300. */
  301. #define CONFIG_LOOPW
  302. /*
  303. * Various low-level settings
  304. */
  305. #if defined(CONFIG_MPC5200)
  306. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  307. #define CFG_HID0_FINAL HID0_ICE
  308. #else
  309. #define CFG_HID0_INIT 0
  310. #define CFG_HID0_FINAL 0
  311. #endif
  312. #define CFG_BOOTCS_START CFG_FLASH_BASE
  313. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  314. #ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
  315. #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  316. #else
  317. #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  318. #endif
  319. #define CFG_CS0_START CFG_FLASH_BASE
  320. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  321. #define CFG_CS_BURST 0x00000000
  322. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  323. #define CFG_RESET_ADDRESS 0xff000000
  324. #endif /* __CONFIG_H */