start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * armboot - Startup Code for SA1100 CPU
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (c) 2001 Alex Züpke <azu@sysgo.de>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <asm-offsets.h>
  28. #include <config.h>
  29. #include <version.h>
  30. /*
  31. *************************************************************************
  32. *
  33. * Jump vector table as in table 3.1 in [1]
  34. *
  35. *************************************************************************
  36. */
  37. .globl _start
  38. _start: b reset
  39. ldr pc, _undefined_instruction
  40. ldr pc, _software_interrupt
  41. ldr pc, _prefetch_abort
  42. ldr pc, _data_abort
  43. ldr pc, _not_used
  44. ldr pc, _irq
  45. ldr pc, _fiq
  46. _undefined_instruction: .word undefined_instruction
  47. _software_interrupt: .word software_interrupt
  48. _prefetch_abort: .word prefetch_abort
  49. _data_abort: .word data_abort
  50. _not_used: .word not_used
  51. _irq: .word irq
  52. _fiq: .word fiq
  53. .balignl 16,0xdeadbeef
  54. /*
  55. *************************************************************************
  56. *
  57. * Startup Code (reset vector)
  58. *
  59. * do important init only if we don't start from memory!
  60. * relocate armboot to ram
  61. * setup stack
  62. * jump to second stage
  63. *
  64. *************************************************************************
  65. */
  66. .globl _TEXT_BASE
  67. _TEXT_BASE:
  68. .word CONFIG_SYS_TEXT_BASE
  69. /*
  70. * These are defined in the board-specific linker script.
  71. * Subtracting _start from them lets the linker put their
  72. * relative position in the executable instead of leaving
  73. * them null.
  74. */
  75. .globl _bss_start_ofs
  76. _bss_start_ofs:
  77. .word __bss_start - _start
  78. .globl _bss_end_ofs
  79. _bss_end_ofs:
  80. .word __bss_end__ - _start
  81. .globl _end_ofs
  82. _end_ofs:
  83. .word _end - _start
  84. #ifdef CONFIG_USE_IRQ
  85. /* IRQ stack memory (calculated at run-time) */
  86. .globl IRQ_STACK_START
  87. IRQ_STACK_START:
  88. .word 0x0badc0de
  89. /* IRQ stack memory (calculated at run-time) */
  90. .globl FIQ_STACK_START
  91. FIQ_STACK_START:
  92. .word 0x0badc0de
  93. #endif
  94. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  95. .globl IRQ_STACK_START_IN
  96. IRQ_STACK_START_IN:
  97. .word 0x0badc0de
  98. /*
  99. * the actual reset code
  100. */
  101. reset:
  102. /*
  103. * set the cpu to SVC32 mode
  104. */
  105. mrs r0,cpsr
  106. bic r0,r0,#0x1f
  107. orr r0,r0,#0xd3
  108. msr cpsr,r0
  109. /*
  110. * we do sys-critical inits only at reboot,
  111. * not when booting from ram!
  112. */
  113. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  114. bl cpu_init_crit
  115. #endif
  116. /* Set stackpointer in internal RAM to call board_init_f */
  117. call_board_init_f:
  118. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  119. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  120. ldr r0,=0x00000000
  121. bl board_init_f
  122. /*------------------------------------------------------------------------------*/
  123. /*
  124. * void relocate_code (addr_sp, gd, addr_moni)
  125. *
  126. * This "function" does not return, instead it continues in RAM
  127. * after relocating the monitor code.
  128. *
  129. */
  130. .globl relocate_code
  131. relocate_code:
  132. mov r4, r0 /* save addr_sp */
  133. mov r5, r1 /* save addr of gd */
  134. mov r6, r2 /* save addr of destination */
  135. /* Set up the stack */
  136. stack_setup:
  137. mov sp, r4
  138. adr r0, _start
  139. cmp r0, r6
  140. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  141. beq clear_bss /* skip relocation */
  142. mov r1, r6 /* r1 <- scratch for copy_loop */
  143. ldr r3, _bss_start_ofs
  144. add r2, r0, r3 /* r2 <- source end address */
  145. copy_loop:
  146. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  147. stmia r1!, {r9-r10} /* copy to target address [r1] */
  148. cmp r0, r2 /* until source end address [r2] */
  149. blo copy_loop
  150. #ifndef CONFIG_SPL_BUILD
  151. /*
  152. * fix .rel.dyn relocations
  153. */
  154. ldr r0, _TEXT_BASE /* r0 <- Text base */
  155. sub r9, r6, r0 /* r9 <- relocation offset */
  156. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  157. add r10, r10, r0 /* r10 <- sym table in FLASH */
  158. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  159. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  160. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  161. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  162. fixloop:
  163. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  164. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  165. ldr r1, [r2, #4]
  166. and r7, r1, #0xff
  167. cmp r7, #23 /* relative fixup? */
  168. beq fixrel
  169. cmp r7, #2 /* absolute fixup? */
  170. beq fixabs
  171. /* ignore unknown type of fixup */
  172. b fixnext
  173. fixabs:
  174. /* absolute fix: set location to (offset) symbol value */
  175. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  176. add r1, r10, r1 /* r1 <- address of symbol in table */
  177. ldr r1, [r1, #4] /* r1 <- symbol value */
  178. add r1, r1, r9 /* r1 <- relocated sym addr */
  179. b fixnext
  180. fixrel:
  181. /* relative fix: increase location by offset */
  182. ldr r1, [r0]
  183. add r1, r1, r9
  184. fixnext:
  185. str r1, [r0]
  186. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  187. cmp r2, r3
  188. blo fixloop
  189. #endif
  190. clear_bss:
  191. #ifndef CONFIG_SPL_BUILD
  192. ldr r0, _bss_start_ofs
  193. ldr r1, _bss_end_ofs
  194. mov r4, r6 /* reloc addr */
  195. add r0, r0, r4
  196. add r1, r1, r4
  197. mov r2, #0x00000000 /* clear */
  198. clbss_l:cmp r0, r1 /* clear loop... */
  199. bhs clbss_e /* if reached end of bss, exit */
  200. str r2, [r0]
  201. add r0, r0, #4
  202. b clbss_l
  203. clbss_e:
  204. #endif
  205. /*
  206. * We are done. Do not return, instead branch to second part of board
  207. * initialization, now running from RAM.
  208. */
  209. ldr r0, _board_init_r_ofs
  210. adr r1, _start
  211. add lr, r0, r1
  212. add lr, lr, r9
  213. /* setup parameters for board_init_r */
  214. mov r0, r5 /* gd_t */
  215. mov r1, r6 /* dest_addr */
  216. /* jump to it ... */
  217. mov pc, lr
  218. _board_init_r_ofs:
  219. .word board_init_r - _start
  220. _rel_dyn_start_ofs:
  221. .word __rel_dyn_start - _start
  222. _rel_dyn_end_ofs:
  223. .word __rel_dyn_end - _start
  224. _dynsym_start_ofs:
  225. .word __dynsym_start - _start
  226. /*
  227. *************************************************************************
  228. *
  229. * CPU_init_critical registers
  230. *
  231. * setup important registers
  232. * setup memory timing
  233. *
  234. *************************************************************************
  235. */
  236. /* Interrupt-Controller base address */
  237. IC_BASE: .word 0x90050000
  238. #define ICMR 0x04
  239. /* Reset-Controller */
  240. RST_BASE: .word 0x90030000
  241. #define RSRR 0x00
  242. #define RCSR 0x04
  243. /* PWR */
  244. PWR_BASE: .word 0x90020000
  245. #define PSPR 0x08
  246. #define PPCR 0x14
  247. cpuspeed: .word CONFIG_SYS_CPUSPEED
  248. cpu_init_crit:
  249. /*
  250. * mask all IRQs
  251. */
  252. ldr r0, IC_BASE
  253. mov r1, #0x00
  254. str r1, [r0, #ICMR]
  255. /* set clock speed */
  256. ldr r0, PWR_BASE
  257. ldr r1, cpuspeed
  258. str r1, [r0, #PPCR]
  259. /*
  260. * before relocating, we have to setup RAM timing
  261. * because memory timing is board-dependend, you will
  262. * find a lowlevel_init.S in your board directory.
  263. */
  264. mov ip, lr
  265. bl lowlevel_init
  266. mov lr, ip
  267. /*
  268. * disable MMU stuff and enable I-cache
  269. */
  270. mrc p15,0,r0,c1,c0
  271. bic r0, r0, #0x00002000 @ clear bit 13 (X)
  272. bic r0, r0, #0x0000000f @ clear bits 3-0 (WCAM)
  273. orr r0, r0, #0x00001000 @ set bit 12 (I) Icache
  274. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  275. mcr p15,0,r0,c1,c0
  276. /*
  277. * flush v4 I/D caches
  278. */
  279. mov r0, #0
  280. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  281. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  282. mov pc, lr
  283. /*
  284. *************************************************************************
  285. *
  286. * Interrupt handling
  287. *
  288. *************************************************************************
  289. */
  290. @
  291. @ IRQ stack frame.
  292. @
  293. #define S_FRAME_SIZE 72
  294. #define S_OLD_R0 68
  295. #define S_PSR 64
  296. #define S_PC 60
  297. #define S_LR 56
  298. #define S_SP 52
  299. #define S_IP 48
  300. #define S_FP 44
  301. #define S_R10 40
  302. #define S_R9 36
  303. #define S_R8 32
  304. #define S_R7 28
  305. #define S_R6 24
  306. #define S_R5 20
  307. #define S_R4 16
  308. #define S_R3 12
  309. #define S_R2 8
  310. #define S_R1 4
  311. #define S_R0 0
  312. #define MODE_SVC 0x13
  313. #define I_BIT 0x80
  314. /*
  315. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  316. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  317. */
  318. .macro bad_save_user_regs
  319. sub sp, sp, #S_FRAME_SIZE
  320. stmia sp, {r0 - r12} @ Calling r0-r12
  321. add r8, sp, #S_PC
  322. ldr r2, IRQ_STACK_START_IN
  323. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  324. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  325. add r5, sp, #S_SP
  326. mov r1, lr
  327. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  328. mov r0, sp
  329. .endm
  330. .macro irq_save_user_regs
  331. sub sp, sp, #S_FRAME_SIZE
  332. stmia sp, {r0 - r12} @ Calling r0-r12
  333. add r8, sp, #S_PC
  334. stmdb r8, {sp, lr}^ @ Calling SP, LR
  335. str lr, [r8, #0] @ Save calling PC
  336. mrs r6, spsr
  337. str r6, [r8, #4] @ Save CPSR
  338. str r0, [r8, #8] @ Save OLD_R0
  339. mov r0, sp
  340. .endm
  341. .macro irq_restore_user_regs
  342. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  343. mov r0, r0
  344. ldr lr, [sp, #S_PC] @ Get PC
  345. add sp, sp, #S_FRAME_SIZE
  346. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  347. .endm
  348. .macro get_bad_stack
  349. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  350. str lr, [r13] @ save caller lr / spsr
  351. mrs lr, spsr
  352. str lr, [r13, #4]
  353. mov r13, #MODE_SVC @ prepare SVC-Mode
  354. msr spsr_c, r13
  355. mov lr, pc
  356. movs pc, lr
  357. .endm
  358. .macro get_irq_stack @ setup IRQ stack
  359. ldr sp, IRQ_STACK_START
  360. .endm
  361. .macro get_fiq_stack @ setup FIQ stack
  362. ldr sp, FIQ_STACK_START
  363. .endm
  364. /*
  365. * exception handlers
  366. */
  367. .align 5
  368. undefined_instruction:
  369. get_bad_stack
  370. bad_save_user_regs
  371. bl do_undefined_instruction
  372. .align 5
  373. software_interrupt:
  374. get_bad_stack
  375. bad_save_user_regs
  376. bl do_software_interrupt
  377. .align 5
  378. prefetch_abort:
  379. get_bad_stack
  380. bad_save_user_regs
  381. bl do_prefetch_abort
  382. .align 5
  383. data_abort:
  384. get_bad_stack
  385. bad_save_user_regs
  386. bl do_data_abort
  387. .align 5
  388. not_used:
  389. get_bad_stack
  390. bad_save_user_regs
  391. bl do_not_used
  392. #ifdef CONFIG_USE_IRQ
  393. .align 5
  394. irq:
  395. get_irq_stack
  396. irq_save_user_regs
  397. bl do_irq
  398. irq_restore_user_regs
  399. .align 5
  400. fiq:
  401. get_fiq_stack
  402. /* someone ought to write a more effiction fiq_save_user_regs */
  403. irq_save_user_regs
  404. bl do_fiq
  405. irq_restore_user_regs
  406. #else
  407. .align 5
  408. irq:
  409. get_bad_stack
  410. bad_save_user_regs
  411. bl do_irq
  412. .align 5
  413. fiq:
  414. get_bad_stack
  415. bad_save_user_regs
  416. bl do_fiq
  417. #endif
  418. .align 5
  419. .globl reset_cpu
  420. reset_cpu:
  421. ldr r0, RST_BASE
  422. mov r1, #0x0 @ set bit 3-0 ...
  423. str r1, [r0, #RCSR] @ ... to clear in RCSR
  424. mov r1, #0x1
  425. str r1, [r0, #RSRR] @ and perform reset
  426. b reset_cpu @ silly, but repeat endlessly