start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <asm-offsets.h>
  27. #include <config.h>
  28. #include <version.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (reset vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. .globl _TEXT_BASE
  66. _TEXT_BASE:
  67. .word CONFIG_SYS_TEXT_BASE
  68. /*
  69. * These are defined in the board-specific linker script.
  70. * Subtracting _start from them lets the linker put their
  71. * relative position in the executable instead of leaving
  72. * them null.
  73. */
  74. .globl _bss_start_ofs
  75. _bss_start_ofs:
  76. .word __bss_start - _start
  77. .globl _bss_end_ofs
  78. _bss_end_ofs:
  79. .word __bss_end__ - _start
  80. .globl _end_ofs
  81. _end_ofs:
  82. .word _end - _start
  83. #ifdef CONFIG_USE_IRQ
  84. /* IRQ stack memory (calculated at run-time) */
  85. .globl IRQ_STACK_START
  86. IRQ_STACK_START:
  87. .word 0x0badc0de
  88. /* IRQ stack memory (calculated at run-time) */
  89. .globl FIQ_STACK_START
  90. FIQ_STACK_START:
  91. .word 0x0badc0de
  92. #endif
  93. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  94. .globl IRQ_STACK_START_IN
  95. IRQ_STACK_START_IN:
  96. .word 0x0badc0de
  97. /*
  98. * the actual reset code
  99. */
  100. reset:
  101. /*
  102. * set the cpu to SVC32 mode
  103. */
  104. mrs r0,cpsr
  105. bic r0,r0,#0x1f
  106. orr r0,r0,#0xd3
  107. msr cpsr,r0
  108. #define pWDTCTL 0x80001400 /* Watchdog Timer control register */
  109. #define pINTENC 0x8000050C /* Interrupt-Controller enable clear register */
  110. #define pCLKSET 0x80000420 /* clock divisor register */
  111. /* disable watchdog, set watchdog control register to
  112. * all zeros (default reset)
  113. */
  114. ldr r0, =pWDTCTL
  115. mov r1, #0x0
  116. str r1, [r0]
  117. /*
  118. * mask all IRQs by setting all bits in the INTENC register (default)
  119. */
  120. mov r1, #0xffffffff
  121. ldr r0, =pINTENC
  122. str r1, [r0]
  123. /* FCLK:HCLK:PCLK = 1:2:2 */
  124. /* default FCLK is 200 MHz, using 14.7456 MHz fin */
  125. ldr r0, =pCLKSET
  126. ldr r1, =0x0004ee39
  127. @ ldr r1, =0x0005ee39 @ 1: 2: 4
  128. str r1, [r0]
  129. /*
  130. * we do sys-critical inits only at reboot,
  131. * not when booting from ram!
  132. */
  133. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  134. bl cpu_init_crit
  135. #endif
  136. /* Set stackpointer in internal RAM to call board_init_f */
  137. call_board_init_f:
  138. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  139. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  140. ldr r0,=0x00000000
  141. bl board_init_f
  142. /*------------------------------------------------------------------------------*/
  143. /*
  144. * void relocate_code (addr_sp, gd, addr_moni)
  145. *
  146. * This "function" does not return, instead it continues in RAM
  147. * after relocating the monitor code.
  148. *
  149. */
  150. .globl relocate_code
  151. relocate_code:
  152. mov r4, r0 /* save addr_sp */
  153. mov r5, r1 /* save addr of gd */
  154. mov r6, r2 /* save addr of destination */
  155. /* Set up the stack */
  156. stack_setup:
  157. mov sp, r4
  158. adr r0, _start
  159. cmp r0, r6
  160. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  161. beq clear_bss /* skip relocation */
  162. mov r1, r6 /* r1 <- scratch for copy_loop */
  163. ldr r3, _bss_start_ofs
  164. add r2, r0, r3 /* r2 <- source end address */
  165. copy_loop:
  166. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  167. stmia r1!, {r9-r10} /* copy to target address [r1] */
  168. cmp r0, r2 /* until source end address [r2] */
  169. blo copy_loop
  170. #ifndef CONFIG_SPL_BUILD
  171. /*
  172. * fix .rel.dyn relocations
  173. */
  174. ldr r0, _TEXT_BASE /* r0 <- Text base */
  175. sub r9, r6, r0 /* r9 <- relocation offset */
  176. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  177. add r10, r10, r0 /* r10 <- sym table in FLASH */
  178. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  179. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  180. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  181. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  182. fixloop:
  183. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  184. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  185. ldr r1, [r2, #4]
  186. and r7, r1, #0xff
  187. cmp r7, #23 /* relative fixup? */
  188. beq fixrel
  189. cmp r7, #2 /* absolute fixup? */
  190. beq fixabs
  191. /* ignore unknown type of fixup */
  192. b fixnext
  193. fixabs:
  194. /* absolute fix: set location to (offset) symbol value */
  195. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  196. add r1, r10, r1 /* r1 <- address of symbol in table */
  197. ldr r1, [r1, #4] /* r1 <- symbol value */
  198. add r1, r1, r9 /* r1 <- relocated sym addr */
  199. b fixnext
  200. fixrel:
  201. /* relative fix: increase location by offset */
  202. ldr r1, [r0]
  203. add r1, r1, r9
  204. fixnext:
  205. str r1, [r0]
  206. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  207. cmp r2, r3
  208. blo fixloop
  209. #endif
  210. clear_bss:
  211. #ifndef CONFIG_SPL_BUILD
  212. ldr r0, _bss_start_ofs
  213. ldr r1, _bss_end_ofs
  214. mov r4, r6 /* reloc addr */
  215. add r0, r0, r4
  216. add r1, r1, r4
  217. mov r2, #0x00000000 /* clear */
  218. clbss_l:cmp r0, r1 /* clear loop... */
  219. bhs clbss_e /* if reached end of bss, exit */
  220. str r2, [r0]
  221. add r0, r0, #4
  222. b clbss_l
  223. clbss_e:
  224. #endif
  225. /*
  226. * We are done. Do not return, instead branch to second part of board
  227. * initialization, now running from RAM.
  228. */
  229. ldr r0, _board_init_r_ofs
  230. adr r1, _start
  231. add lr, r0, r1
  232. add lr, lr, r9
  233. /* setup parameters for board_init_r */
  234. mov r0, r5 /* gd_t */
  235. mov r1, r6 /* dest_addr */
  236. /* jump to it ... */
  237. mov pc, lr
  238. _board_init_r_ofs:
  239. .word board_init_r - _start
  240. _rel_dyn_start_ofs:
  241. .word __rel_dyn_start - _start
  242. _rel_dyn_end_ofs:
  243. .word __rel_dyn_end - _start
  244. _dynsym_start_ofs:
  245. .word __dynsym_start - _start
  246. /*
  247. *************************************************************************
  248. *
  249. * CPU_init_critical registers
  250. *
  251. * setup important registers
  252. * setup memory timing
  253. *
  254. *************************************************************************
  255. */
  256. cpu_init_crit:
  257. /*
  258. * flush v4 I/D caches
  259. */
  260. mov r0, #0
  261. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  262. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  263. /*
  264. * disable MMU stuff and caches
  265. */
  266. mrc p15, 0, r0, c1, c0, 0
  267. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  268. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  269. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  270. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  271. orr r0, r0, #0x40000000 @ set bit 30 (nF) notFastBus
  272. mcr p15, 0, r0, c1, c0, 0
  273. /*
  274. * before relocating, we have to setup RAM timing
  275. * because memory timing is board-dependend, you will
  276. * find a lowlevel_init.S in your board directory.
  277. */
  278. mov ip, lr
  279. bl lowlevel_init
  280. mov lr, ip
  281. mov pc, lr
  282. /*
  283. *************************************************************************
  284. *
  285. * Interrupt handling
  286. *
  287. *************************************************************************
  288. */
  289. @
  290. @ IRQ stack frame.
  291. @
  292. #define S_FRAME_SIZE 72
  293. #define S_OLD_R0 68
  294. #define S_PSR 64
  295. #define S_PC 60
  296. #define S_LR 56
  297. #define S_SP 52
  298. #define S_IP 48
  299. #define S_FP 44
  300. #define S_R10 40
  301. #define S_R9 36
  302. #define S_R8 32
  303. #define S_R7 28
  304. #define S_R6 24
  305. #define S_R5 20
  306. #define S_R4 16
  307. #define S_R3 12
  308. #define S_R2 8
  309. #define S_R1 4
  310. #define S_R0 0
  311. #define MODE_SVC 0x13
  312. #define I_BIT 0x80
  313. /*
  314. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  315. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  316. */
  317. .macro bad_save_user_regs
  318. sub sp, sp, #S_FRAME_SIZE
  319. stmia sp, {r0 - r12} @ Calling r0-r12
  320. ldr r2, IRQ_STACK_START_IN
  321. ldmia r2, {r2 - r3} @ get pc, cpsr
  322. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  323. add r5, sp, #S_SP
  324. mov r1, lr
  325. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  326. mov r0, sp
  327. .endm
  328. .macro irq_save_user_regs
  329. sub sp, sp, #S_FRAME_SIZE
  330. stmia sp, {r0 - r12} @ Calling r0-r12
  331. add r8, sp, #S_PC
  332. stmdb r8, {sp, lr}^ @ Calling SP, LR
  333. str lr, [r8, #0] @ Save calling PC
  334. mrs r6, spsr
  335. str r6, [r8, #4] @ Save CPSR
  336. str r0, [r8, #8] @ Save OLD_R0
  337. mov r0, sp
  338. .endm
  339. .macro irq_restore_user_regs
  340. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  341. mov r0, r0
  342. ldr lr, [sp, #S_PC] @ Get PC
  343. add sp, sp, #S_FRAME_SIZE
  344. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  345. .endm
  346. .macro get_bad_stack
  347. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  348. str lr, [r13] @ save caller lr / spsr
  349. mrs lr, spsr
  350. str lr, [r13, #4]
  351. mov r13, #MODE_SVC @ prepare SVC-Mode
  352. @ msr spsr_c, r13
  353. msr spsr, r13
  354. mov lr, pc
  355. movs pc, lr
  356. .endm
  357. .macro get_irq_stack @ setup IRQ stack
  358. ldr sp, IRQ_STACK_START
  359. .endm
  360. .macro get_fiq_stack @ setup FIQ stack
  361. ldr sp, FIQ_STACK_START
  362. .endm
  363. /*
  364. * exception handlers
  365. */
  366. .align 5
  367. undefined_instruction:
  368. get_bad_stack
  369. bad_save_user_regs
  370. bl do_undefined_instruction
  371. .align 5
  372. software_interrupt:
  373. get_bad_stack
  374. bad_save_user_regs
  375. bl do_software_interrupt
  376. .align 5
  377. prefetch_abort:
  378. get_bad_stack
  379. bad_save_user_regs
  380. bl do_prefetch_abort
  381. .align 5
  382. data_abort:
  383. get_bad_stack
  384. bad_save_user_regs
  385. bl do_data_abort
  386. .align 5
  387. not_used:
  388. get_bad_stack
  389. bad_save_user_regs
  390. bl do_not_used
  391. #ifdef CONFIG_USE_IRQ
  392. .align 5
  393. irq:
  394. get_irq_stack
  395. irq_save_user_regs
  396. bl do_irq
  397. irq_restore_user_regs
  398. .align 5
  399. fiq:
  400. get_fiq_stack
  401. /* someone ought to write a more effiction fiq_save_user_regs */
  402. irq_save_user_regs
  403. bl do_fiq
  404. irq_restore_user_regs
  405. #else
  406. .align 5
  407. irq:
  408. get_bad_stack
  409. bad_save_user_regs
  410. bl do_irq
  411. .align 5
  412. fiq:
  413. get_bad_stack
  414. bad_save_user_regs
  415. bl do_fiq
  416. #endif
  417. .align 5
  418. .globl reset_cpu
  419. reset_cpu:
  420. bl disable_interrupts
  421. /* Disable watchdog */
  422. ldr r1, =pWDTCTL
  423. mov r3, #0
  424. str r3, [r1]
  425. /* reset counter */
  426. ldr r3, =0x00001984
  427. str r3, [r1, #4]
  428. /* Enable the watchdog */
  429. mov r3, #1
  430. str r3, [r1]
  431. _loop_forever:
  432. b _loop_forever