start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /*
  2. * armboot - Startup Code for OMP2420/ARM1136 CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <asm-offsets.h>
  31. #include <config.h>
  32. #include <version.h>
  33. .globl _start
  34. _start: b reset
  35. #ifdef CONFIG_SPL_BUILD
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. ldr pc, _hang
  40. ldr pc, _hang
  41. ldr pc, _hang
  42. ldr pc, _hang
  43. _hang:
  44. .word do_hang
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678
  48. .word 0x12345678
  49. .word 0x12345678
  50. .word 0x12345678
  51. .word 0x12345678 /* now 16*4=64 */
  52. #else
  53. ldr pc, _undefined_instruction
  54. ldr pc, _software_interrupt
  55. ldr pc, _prefetch_abort
  56. ldr pc, _data_abort
  57. ldr pc, _not_used
  58. ldr pc, _irq
  59. ldr pc, _fiq
  60. _undefined_instruction: .word undefined_instruction
  61. _software_interrupt: .word software_interrupt
  62. _prefetch_abort: .word prefetch_abort
  63. _data_abort: .word data_abort
  64. _not_used: .word not_used
  65. _irq: .word irq
  66. _fiq: .word fiq
  67. _pad: .word 0x12345678 /* now 16*4=64 */
  68. #endif /* CONFIG_SPL_BUILD */
  69. .global _end_vect
  70. _end_vect:
  71. .balignl 16,0xdeadbeef
  72. /*
  73. *************************************************************************
  74. *
  75. * Startup Code (reset vector)
  76. *
  77. * do important init only if we don't start from memory!
  78. * setup Memory and board specific bits prior to relocation.
  79. * relocate armboot to ram
  80. * setup stack
  81. *
  82. *************************************************************************
  83. */
  84. .globl _TEXT_BASE
  85. _TEXT_BASE:
  86. .word CONFIG_SYS_TEXT_BASE
  87. /*
  88. * These are defined in the board-specific linker script.
  89. * Subtracting _start from them lets the linker put their
  90. * relative position in the executable instead of leaving
  91. * them null.
  92. */
  93. .globl _bss_start_ofs
  94. _bss_start_ofs:
  95. .word __bss_start - _start
  96. .globl _bss_end_ofs
  97. _bss_end_ofs:
  98. .word __bss_end__ - _start
  99. .globl _end_ofs
  100. _end_ofs:
  101. .word _end - _start
  102. #ifdef CONFIG_USE_IRQ
  103. /* IRQ stack memory (calculated at run-time) */
  104. .globl IRQ_STACK_START
  105. IRQ_STACK_START:
  106. .word 0x0badc0de
  107. /* IRQ stack memory (calculated at run-time) */
  108. .globl FIQ_STACK_START
  109. FIQ_STACK_START:
  110. .word 0x0badc0de
  111. #endif
  112. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  113. .globl IRQ_STACK_START_IN
  114. IRQ_STACK_START_IN:
  115. .word 0x0badc0de
  116. /*
  117. * the actual reset code
  118. */
  119. reset:
  120. /*
  121. * set the cpu to SVC32 mode
  122. */
  123. mrs r0,cpsr
  124. bic r0,r0,#0x1f
  125. orr r0,r0,#0xd3
  126. msr cpsr,r0
  127. #ifdef CONFIG_OMAP2420H4
  128. /* Copy vectors to mask ROM indirect addr */
  129. adr r0, _start /* r0 <- current position of code */
  130. add r0, r0, #4 /* skip reset vector */
  131. mov r2, #64 /* r2 <- size to copy */
  132. add r2, r0, r2 /* r2 <- source end address */
  133. mov r1, #SRAM_OFFSET0 /* build vect addr */
  134. mov r3, #SRAM_OFFSET1
  135. add r1, r1, r3
  136. mov r3, #SRAM_OFFSET2
  137. add r1, r1, r3
  138. next:
  139. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  140. stmia r1!, {r3-r10} /* copy to target address [r1] */
  141. cmp r0, r2 /* until source end address [r2] */
  142. bne next /* loop until equal */
  143. bl cpy_clk_code /* put dpll adjust code behind vectors */
  144. #endif
  145. /* the mask ROM code should have PLL and others stable */
  146. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  147. bl cpu_init_crit
  148. #endif
  149. /* Set stackpointer in internal RAM to call board_init_f */
  150. call_board_init_f:
  151. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  152. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  153. ldr r0,=0x00000000
  154. bl board_init_f
  155. /*------------------------------------------------------------------------------*/
  156. /*
  157. * void relocate_code (addr_sp, gd, addr_moni)
  158. *
  159. * This "function" does not return, instead it continues in RAM
  160. * after relocating the monitor code.
  161. *
  162. */
  163. .globl relocate_code
  164. relocate_code:
  165. mov r4, r0 /* save addr_sp */
  166. mov r5, r1 /* save addr of gd */
  167. mov r6, r2 /* save addr of destination */
  168. /* Set up the stack */
  169. stack_setup:
  170. mov sp, r4
  171. adr r0, _start
  172. cmp r0, r6
  173. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  174. beq clear_bss /* skip relocation */
  175. mov r1, r6 /* r1 <- scratch for copy_loop */
  176. ldr r3, _bss_start_ofs
  177. add r2, r0, r3 /* r2 <- source end address */
  178. copy_loop:
  179. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  180. stmia r1!, {r9-r10} /* copy to target address [r1] */
  181. cmp r0, r2 /* until source end address [r2] */
  182. blo copy_loop
  183. #ifndef CONFIG_SPL_BUILD
  184. /*
  185. * fix .rel.dyn relocations
  186. */
  187. ldr r0, _TEXT_BASE /* r0 <- Text base */
  188. sub r9, r6, r0 /* r9 <- relocation offset */
  189. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  190. add r10, r10, r0 /* r10 <- sym table in FLASH */
  191. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  192. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  193. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  194. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  195. fixloop:
  196. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  197. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  198. ldr r1, [r2, #4]
  199. and r7, r1, #0xff
  200. cmp r7, #23 /* relative fixup? */
  201. beq fixrel
  202. cmp r7, #2 /* absolute fixup? */
  203. beq fixabs
  204. /* ignore unknown type of fixup */
  205. b fixnext
  206. fixabs:
  207. /* absolute fix: set location to (offset) symbol value */
  208. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  209. add r1, r10, r1 /* r1 <- address of symbol in table */
  210. ldr r1, [r1, #4] /* r1 <- symbol value */
  211. add r1, r1, r9 /* r1 <- relocated sym addr */
  212. b fixnext
  213. fixrel:
  214. /* relative fix: increase location by offset */
  215. ldr r1, [r0]
  216. add r1, r1, r9
  217. fixnext:
  218. str r1, [r0]
  219. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  220. cmp r2, r3
  221. blo fixloop
  222. #endif
  223. clear_bss:
  224. #ifndef CONFIG_SPL_BUILD
  225. ldr r0, _bss_start_ofs
  226. ldr r1, _bss_end_ofs
  227. mov r4, r6 /* reloc addr */
  228. add r0, r0, r4
  229. add r1, r1, r4
  230. mov r2, #0x00000000 /* clear */
  231. clbss_l:cmp r0, r1 /* clear loop... */
  232. bhs clbss_e /* if reached end of bss, exit */
  233. str r2, [r0]
  234. add r0, r0, #4
  235. b clbss_l
  236. clbss_e:
  237. #endif /* #ifndef CONFIG_SPL_BUILD */
  238. /*
  239. * We are done. Do not return, instead branch to second part of board
  240. * initialization, now running from RAM.
  241. */
  242. #ifdef CONFIG_NAND_SPL
  243. ldr r0, _nand_boot_ofs
  244. mov pc, r0
  245. _nand_boot_ofs:
  246. .word nand_boot
  247. #else
  248. jump_2_ram:
  249. ldr r0, _board_init_r_ofs
  250. ldr r1, _TEXT_BASE
  251. add lr, r0, r1
  252. add lr, lr, r9
  253. /* setup parameters for board_init_r */
  254. mov r0, r5 /* gd_t */
  255. mov r1, r6 /* dest_addr */
  256. /* jump to it ... */
  257. mov pc, lr
  258. _board_init_r_ofs:
  259. .word board_init_r - _start
  260. #endif
  261. _rel_dyn_start_ofs:
  262. .word __rel_dyn_start - _start
  263. _rel_dyn_end_ofs:
  264. .word __rel_dyn_end - _start
  265. _dynsym_start_ofs:
  266. .word __dynsym_start - _start
  267. /*
  268. *************************************************************************
  269. *
  270. * CPU_init_critical registers
  271. *
  272. * setup important registers
  273. * setup memory timing
  274. *
  275. *************************************************************************
  276. */
  277. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  278. cpu_init_crit:
  279. /*
  280. * flush v4 I/D caches
  281. */
  282. mov r0, #0
  283. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  284. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  285. /*
  286. * disable MMU stuff and caches
  287. */
  288. mrc p15, 0, r0, c1, c0, 0
  289. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  290. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  291. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  292. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  293. mcr p15, 0, r0, c1, c0, 0
  294. /*
  295. * Jump to board specific initialization... The Mask ROM will have already initialized
  296. * basic memory. Go here to bump up clock rate and handle wake up conditions.
  297. */
  298. mov ip, lr /* persevere link reg across call */
  299. bl lowlevel_init /* go setup pll,mux,memory */
  300. mov lr, ip /* restore link */
  301. mov pc, lr /* back to my caller */
  302. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  303. #ifndef CONFIG_SPL_BUILD
  304. /*
  305. *************************************************************************
  306. *
  307. * Interrupt handling
  308. *
  309. *************************************************************************
  310. */
  311. @
  312. @ IRQ stack frame.
  313. @
  314. #define S_FRAME_SIZE 72
  315. #define S_OLD_R0 68
  316. #define S_PSR 64
  317. #define S_PC 60
  318. #define S_LR 56
  319. #define S_SP 52
  320. #define S_IP 48
  321. #define S_FP 44
  322. #define S_R10 40
  323. #define S_R9 36
  324. #define S_R8 32
  325. #define S_R7 28
  326. #define S_R6 24
  327. #define S_R5 20
  328. #define S_R4 16
  329. #define S_R3 12
  330. #define S_R2 8
  331. #define S_R1 4
  332. #define S_R0 0
  333. #define MODE_SVC 0x13
  334. #define I_BIT 0x80
  335. /*
  336. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  337. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  338. */
  339. .macro bad_save_user_regs
  340. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  341. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  342. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  343. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  344. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  345. add r5, sp, #S_SP
  346. mov r1, lr
  347. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  348. mov r0, sp @ save current stack into r0 (param register)
  349. .endm
  350. .macro irq_save_user_regs
  351. sub sp, sp, #S_FRAME_SIZE
  352. stmia sp, {r0 - r12} @ Calling r0-r12
  353. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  354. stmdb r8, {sp, lr}^ @ Calling SP, LR
  355. str lr, [r8, #0] @ Save calling PC
  356. mrs r6, spsr
  357. str r6, [r8, #4] @ Save CPSR
  358. str r0, [r8, #8] @ Save OLD_R0
  359. mov r0, sp
  360. .endm
  361. .macro irq_restore_user_regs
  362. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  363. mov r0, r0
  364. ldr lr, [sp, #S_PC] @ Get PC
  365. add sp, sp, #S_FRAME_SIZE
  366. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  367. .endm
  368. .macro get_bad_stack
  369. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  370. str lr, [r13] @ save caller lr in position 0 of saved stack
  371. mrs lr, spsr @ get the spsr
  372. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  373. mov r13, #MODE_SVC @ prepare SVC-Mode
  374. @ msr spsr_c, r13
  375. msr spsr, r13 @ switch modes, make sure moves will execute
  376. mov lr, pc @ capture return pc
  377. movs pc, lr @ jump to next instruction & switch modes.
  378. .endm
  379. .macro get_bad_stack_swi
  380. sub r13, r13, #4 @ space on current stack for scratch reg.
  381. str r0, [r13] @ save R0's value.
  382. ldr r0, IRQ_STACK_START_IN @ get data regions start
  383. str lr, [r0] @ save caller lr in position 0 of saved stack
  384. mrs r0, spsr @ get the spsr
  385. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  386. ldr r0, [r13] @ restore r0
  387. add r13, r13, #4 @ pop stack entry
  388. .endm
  389. .macro get_irq_stack @ setup IRQ stack
  390. ldr sp, IRQ_STACK_START
  391. .endm
  392. .macro get_fiq_stack @ setup FIQ stack
  393. ldr sp, FIQ_STACK_START
  394. .endm
  395. #endif /* CONFIG_SPL_BUILD */
  396. /*
  397. * exception handlers
  398. */
  399. #ifdef CONFIG_SPL_BUILD
  400. .align 5
  401. do_hang:
  402. ldr sp, _TEXT_BASE /* use 32 words about stack */
  403. bl hang /* hang and never return */
  404. #else /* !CONFIG_SPL_BUILD */
  405. .align 5
  406. undefined_instruction:
  407. get_bad_stack
  408. bad_save_user_regs
  409. bl do_undefined_instruction
  410. .align 5
  411. software_interrupt:
  412. get_bad_stack_swi
  413. bad_save_user_regs
  414. bl do_software_interrupt
  415. .align 5
  416. prefetch_abort:
  417. get_bad_stack
  418. bad_save_user_regs
  419. bl do_prefetch_abort
  420. .align 5
  421. data_abort:
  422. get_bad_stack
  423. bad_save_user_regs
  424. bl do_data_abort
  425. .align 5
  426. not_used:
  427. get_bad_stack
  428. bad_save_user_regs
  429. bl do_not_used
  430. #ifdef CONFIG_USE_IRQ
  431. .align 5
  432. irq:
  433. get_irq_stack
  434. irq_save_user_regs
  435. bl do_irq
  436. irq_restore_user_regs
  437. .align 5
  438. fiq:
  439. get_fiq_stack
  440. /* someone ought to write a more effiction fiq_save_user_regs */
  441. irq_save_user_regs
  442. bl do_fiq
  443. irq_restore_user_regs
  444. #else
  445. .align 5
  446. irq:
  447. get_bad_stack
  448. bad_save_user_regs
  449. bl do_irq
  450. .align 5
  451. fiq:
  452. get_bad_stack
  453. bad_save_user_regs
  454. bl do_fiq
  455. #endif
  456. .align 5
  457. .global arm1136_cache_flush
  458. arm1136_cache_flush:
  459. #if !defined(CONFIG_SYS_ICACHE_OFF)
  460. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  461. #endif
  462. #if !defined(CONFIG_SYS_DCACHE_OFF)
  463. mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
  464. #endif
  465. mov pc, lr @ back to caller
  466. #endif /* CONFIG_SPL_BUILD */