inka4x0.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_INKA4X0 1 /* INKA4x0 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  36. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  37. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  38. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  39. #endif
  40. /*
  41. * Serial console configuration
  42. */
  43. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  44. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  45. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  46. /*
  47. * PCI Mapping:
  48. * 0x40000000 - 0x4fffffff - PCI Memory
  49. * 0x50000000 - 0x50ffffff - PCI IO Space
  50. */
  51. #define CONFIG_PCI 1
  52. #define CONFIG_PCI_PNP 1
  53. #define CONFIG_PCI_SCAN_SHOW 1
  54. #define CONFIG_PCI_MEM_BUS 0x40000000
  55. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  56. #define CONFIG_PCI_MEM_SIZE 0x10000000
  57. #define CONFIG_PCI_IO_BUS 0x50000000
  58. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  59. #define CONFIG_PCI_IO_SIZE 0x01000000
  60. #define CFG_XLB_PIPELINING 1
  61. /* Partitions */
  62. #define CONFIG_MAC_PARTITION
  63. #define CONFIG_DOS_PARTITION
  64. #define CONFIG_ISO_PARTITION
  65. /*
  66. * Supported commands
  67. */
  68. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  69. CFG_CMD_PCI | \
  70. CFG_CMD_USB )
  71. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  72. #include <cmd_confdefs.h>
  73. #if (TEXT_BASE == 0xFFE00000) /* Boot low */
  74. # define CFG_LOWBOOT 1
  75. #endif
  76. /*
  77. * Autobooting
  78. */
  79. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  80. #define CONFIG_PREBOOT "echo;" \
  81. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  82. "echo"
  83. #undef CONFIG_BOOTARGS
  84. #define CONFIG_EXTRA_ENV_SETTINGS \
  85. "netdev=eth0\0" \
  86. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  87. "nfsroot=$(serverip):$(rootpath)\0" \
  88. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  89. "addip=setenv bootargs $(bootargs) " \
  90. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  91. ":$(hostname):$(netdev):off panic=1\0" \
  92. "flash_nfs=run nfsargs addip;" \
  93. "bootm $(kernel_addr)\0" \
  94. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  95. "rootpath=/opt/eldk/ppc_82xx\0" \
  96. ""
  97. #define CONFIG_BOOTCOMMAND "run net_nfs"
  98. /*
  99. * IPB Bus clocking configuration.
  100. */
  101. #define CFG_IPBSPEED_133 /* define for 133MHz speed */
  102. /*
  103. * Flash configuration
  104. */
  105. #define CFG_FLASH_BASE 0xFFE00000
  106. #define CFG_FLASH_SIZE 0x00200000 /* 2 MByte */
  107. #define CFG_MAX_FLASH_SECT 35 /* max num of sects on one chip */
  108. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000) /* second sector */
  109. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  110. (= chip selects) */
  111. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  112. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  113. /*
  114. * Environment settings
  115. */
  116. #define CFG_ENV_IS_IN_FLASH 1
  117. #define CFG_ENV_SIZE 0x2000
  118. #define CFG_ENV_SECT_SIZE 0x2000
  119. #define CONFIG_ENV_OVERWRITE 1
  120. /*
  121. * Memory map
  122. */
  123. #define CFG_MBAR 0xF0000000
  124. #define CFG_SDRAM_BASE 0x00000000
  125. #define CFG_DEFAULT_MBAR 0x80000000
  126. #define CONFIG_MPC5200_DDR
  127. /* Use ON-Chip SRAM until RAM will be available */
  128. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  129. #ifdef CONFIG_POST
  130. /* preserve space for the post_word at end of on-chip SRAM */
  131. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  132. #else
  133. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  134. #endif
  135. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  136. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  137. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  138. #define CFG_MONITOR_BASE TEXT_BASE
  139. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  140. # define CFG_RAMBOOT 1
  141. #endif
  142. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  143. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  144. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  145. /*
  146. * Ethernet configuration
  147. */
  148. #define CONFIG_MPC5xxx_FEC 1
  149. /*
  150. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  151. */
  152. /* #define CONFIG_FEC_10MBIT 1 */
  153. #define CONFIG_PHY_ADDR 0x00
  154. /*
  155. * GPIO configuration
  156. *
  157. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  158. * Bit 0 (mask: 0x80000000): 1
  159. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  160. * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
  161. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
  162. * EEPROM
  163. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  164. * use PSC6_1 and PSC6_3 as GPIO: Bits 9:11 (mask: 0x07000000):
  165. * 011 -> PSC6 could not be used as UART or CODEC. IrDA still possible.
  166. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  167. * tests.
  168. */
  169. #if defined (CONFIG_MINIFAP)
  170. #define CFG_GPS_PORT_CONFIG 0x93000004
  171. #else
  172. #define CFG_GPS_PORT_CONFIG 0x81001004
  173. #endif
  174. /*
  175. * RTC configuration
  176. */
  177. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  178. /*
  179. * Miscellaneous configurable options
  180. */
  181. #define CFG_LONGHELP /* undef to save memory */
  182. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  183. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  184. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  185. #else
  186. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  187. #endif
  188. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  189. #define CFG_MAXARGS 16 /* max number of command args */
  190. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  191. /* Enable an alternate, more extensive memory test */
  192. #define CFG_ALT_MEMTEST
  193. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  194. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  195. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  196. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  197. /*
  198. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  199. * which is normally part of the default commands (CFV_CMD_DFL)
  200. */
  201. #define CONFIG_LOOPW
  202. /*
  203. * Various low-level settings
  204. */
  205. #if defined(CONFIG_MPC5200)
  206. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  207. #define CFG_HID0_FINAL HID0_ICE
  208. #else
  209. #define CFG_HID0_INIT 0
  210. #define CFG_HID0_FINAL 0
  211. #endif
  212. #define CFG_BOOTCS_START CFG_FLASH_BASE
  213. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  214. #define CFG_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
  215. #define CFG_CS0_START CFG_FLASH_BASE
  216. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  217. #define CFG_CS_BURST 0x00000000
  218. #define CFG_CS_DEADCYCLE 0x33333333
  219. /*-----------------------------------------------------------------------
  220. * USB stuff
  221. *-----------------------------------------------------------------------
  222. */
  223. #define CONFIG_USB_OHCI
  224. #define CONFIG_USB_CLOCK 0x00015555
  225. #define CONFIG_USB_CONFIG 0x00001000
  226. #define CONFIG_USB_STORAGE
  227. #endif /* __CONFIG_H */