mx6qsabreauto.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  3. *
  4. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <common.h>
  20. #include <asm/io.h>
  21. #include <asm/arch/clock.h>
  22. #include <asm/arch/imx-regs.h>
  23. #include <asm/arch/iomux.h>
  24. #include <asm/arch/mx6q_pins.h>
  25. #include <asm/errno.h>
  26. #include <asm/gpio.h>
  27. #include <asm/imx-common/iomux-v3.h>
  28. #include <asm/imx-common/mxc_i2c.h>
  29. #include <asm/imx-common/boot_mode.h>
  30. #include <mmc.h>
  31. #include <fsl_esdhc.h>
  32. #include <miiphy.h>
  33. #include <netdev.h>
  34. #include <asm/arch/sys_proto.h>
  35. #include <i2c.h>
  36. DECLARE_GLOBAL_DATA_PTR;
  37. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  38. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  39. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  40. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  41. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  42. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  43. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  44. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  45. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  46. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  47. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  48. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  49. int dram_init(void)
  50. {
  51. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  52. return 0;
  53. }
  54. iomux_v3_cfg_t const uart4_pads[] = {
  55. MX6_PAD_KEY_COL0__UART4_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  56. MX6_PAD_KEY_ROW0__UART4_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  57. };
  58. iomux_v3_cfg_t const enet_pads[] = {
  59. MX6_PAD_KEY_COL1__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  60. MX6_PAD_KEY_COL2__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  61. MX6_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  62. MX6_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  63. MX6_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  64. MX6_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  65. MX6_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  66. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  67. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  68. MX6_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  69. MX6_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  70. MX6_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  71. MX6_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  72. MX6_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  73. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  74. };
  75. /* I2C2 PMIC, iPod, Tuner, Codec, Touch, HDMI EDID, MIPI CSI2 card */
  76. struct i2c_pads_info i2c_pad_info1 = {
  77. .scl = {
  78. .i2c_mode = MX6_PAD_EIM_EB2__I2C2_SCL | PC,
  79. .gpio_mode = MX6_PAD_EIM_EB2__GPIO_2_30 | PC,
  80. .gp = IMX_GPIO_NR(2, 30)
  81. },
  82. .sda = {
  83. .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | PC,
  84. .gpio_mode = MX6_PAD_KEY_ROW3__GPIO_4_13 | PC,
  85. .gp = IMX_GPIO_NR(4, 13)
  86. }
  87. };
  88. /*
  89. * I2C3 MLB, Port Expanders (A, B, C), Video ADC, Light Sensor,
  90. * Compass Sensor, Accelerometer, Res Touch
  91. */
  92. struct i2c_pads_info i2c_pad_info2 = {
  93. .scl = {
  94. .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | PC,
  95. .gpio_mode = MX6_PAD_GPIO_3__GPIO_1_3 | PC,
  96. .gp = IMX_GPIO_NR(1, 3)
  97. },
  98. .sda = {
  99. .i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
  100. .gpio_mode = MX6_PAD_EIM_D18__GPIO_3_18 | PC,
  101. .gp = IMX_GPIO_NR(3, 18)
  102. }
  103. };
  104. iomux_v3_cfg_t const i2c3_pads[] = {
  105. MX6_PAD_EIM_A24__GPIO_5_4 | MUX_PAD_CTRL(NO_PAD_CTRL),
  106. };
  107. static void setup_iomux_enet(void)
  108. {
  109. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  110. }
  111. iomux_v3_cfg_t const usdhc3_pads[] = {
  112. MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  113. MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  114. MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  115. MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  116. MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  117. MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  118. MX6_PAD_SD3_DAT4__USDHC3_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  119. MX6_PAD_SD3_DAT5__USDHC3_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  120. MX6_PAD_SD3_DAT6__USDHC3_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  121. MX6_PAD_SD3_DAT7__USDHC3_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  122. MX6_PAD_GPIO_18__USDHC3_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  123. MX6_PAD_NANDF_CS2__GPIO_6_15 | MUX_PAD_CTRL(NO_PAD_CTRL),
  124. };
  125. static void setup_iomux_uart(void)
  126. {
  127. imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
  128. }
  129. #ifdef CONFIG_FSL_ESDHC
  130. struct fsl_esdhc_cfg usdhc_cfg[1] = {
  131. {USDHC3_BASE_ADDR},
  132. };
  133. int board_mmc_getcd(struct mmc *mmc)
  134. {
  135. gpio_direction_input(IMX_GPIO_NR(6, 15));
  136. return !gpio_get_value(IMX_GPIO_NR(6, 15));
  137. }
  138. int board_mmc_init(bd_t *bis)
  139. {
  140. imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  141. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  142. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  143. }
  144. #endif
  145. int mx6_rgmii_rework(struct phy_device *phydev)
  146. {
  147. unsigned short val;
  148. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  149. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  150. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  151. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  152. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  153. val &= 0xffe3;
  154. val |= 0x18;
  155. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  156. /* introduce tx clock delay */
  157. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  158. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  159. val |= 0x0100;
  160. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  161. return 0;
  162. }
  163. int board_phy_config(struct phy_device *phydev)
  164. {
  165. mx6_rgmii_rework(phydev);
  166. if (phydev->drv->config)
  167. phydev->drv->config(phydev);
  168. return 0;
  169. }
  170. int board_eth_init(bd_t *bis)
  171. {
  172. int ret;
  173. setup_iomux_enet();
  174. ret = cpu_eth_init(bis);
  175. if (ret)
  176. printf("FEC MXC: %s:failed\n", __func__);
  177. return 0;
  178. }
  179. #define BOARD_REV_B 0x200
  180. #define BOARD_REV_A 0x100
  181. static int mx6sabre_rev(void)
  182. {
  183. /*
  184. * Get Board ID information from OCOTP_GP1[15:8]
  185. * i.MX6Q ARD RevA: 0x01
  186. * i.MX6Q ARD RevB: 0x02
  187. */
  188. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  189. struct fuse_bank *bank = &ocotp->bank[4];
  190. struct fuse_bank4_regs *fuse =
  191. (struct fuse_bank4_regs *)bank->fuse_regs;
  192. int reg = readl(&fuse->gp1);
  193. int ret;
  194. switch (reg >> 8 & 0x0F) {
  195. case 0x02:
  196. ret = BOARD_REV_B;
  197. break;
  198. case 0x01:
  199. default:
  200. ret = BOARD_REV_A;
  201. break;
  202. }
  203. return ret;
  204. }
  205. u32 get_board_rev(void)
  206. {
  207. int rev = mx6sabre_rev();
  208. return (get_cpu_rev() & ~(0xF << 8)) | rev;
  209. }
  210. int board_early_init_f(void)
  211. {
  212. setup_iomux_uart();
  213. return 0;
  214. }
  215. int board_init(void)
  216. {
  217. /* address of boot parameters */
  218. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  219. /* I2C 2 and 3 setup - I2C 3 hw mux with EIM */
  220. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  221. /* I2C 3 Steer */
  222. gpio_direction_output(IMX_GPIO_NR(5, 4), 1);
  223. imx_iomux_v3_setup_multiple_pads(i2c3_pads, ARRAY_SIZE(i2c3_pads));
  224. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
  225. return 0;
  226. }
  227. #ifdef CONFIG_CMD_BMODE
  228. static const struct boot_mode board_boot_modes[] = {
  229. /* 4 bit bus width */
  230. {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  231. {NULL, 0},
  232. };
  233. #endif
  234. int board_late_init(void)
  235. {
  236. #ifdef CONFIG_CMD_BMODE
  237. add_board_boot_modes(board_boot_modes);
  238. #endif
  239. return 0;
  240. }
  241. int checkboard(void)
  242. {
  243. int rev = mx6sabre_rev();
  244. char *revname;
  245. switch (rev) {
  246. case BOARD_REV_B:
  247. revname = "B";
  248. break;
  249. case BOARD_REV_A:
  250. default:
  251. revname = "A";
  252. break;
  253. }
  254. printf("Board: MX6Q-Sabreauto rev%s\n", revname);
  255. return 0;
  256. }