MIP405.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * (C) Copyright 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /***********************************************************
  29. * High Level Configuration Options
  30. * (easy to change)
  31. ***********************************************************/
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_MIP405 1 /* ...on a MIP405 board */
  35. /***********************************************************
  36. * Note that it may also be a MIP405T board which is a subset of the
  37. * MIP405
  38. ***********************************************************/
  39. /***********************************************************
  40. * WARNING:
  41. * CONFIG_BOOT_PCI is only used for first boot-up and should
  42. * NOT be enabled for production bootloader
  43. ***********************************************************/
  44. /*#define CONFIG_BOOT_PCI 1*/
  45. /***********************************************************
  46. * Clock
  47. ***********************************************************/
  48. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  49. /*
  50. * BOOTP options
  51. */
  52. #define CONFIG_BOOTP_BOOTFILESIZE
  53. #define CONFIG_BOOTP_BOOTPATH
  54. #define CONFIG_BOOTP_GATEWAY
  55. #define CONFIG_BOOTP_HOSTNAME
  56. /*
  57. * Command line configuration.
  58. */
  59. #include <config_cmd_default.h>
  60. #define CONFIG_CMD_CACHE
  61. #define CONFIG_CMD_DATE
  62. #define CONFIG_CMD_DHCP
  63. #define CONFIG_CMD_EEPROM
  64. #define CONFIG_CMD_ELF
  65. #define CONFIG_CMD_FAT
  66. #define CONFIG_CMD_I2C
  67. #define CONFIG_CMD_IDE
  68. #define CONFIG_CMD_IRQ
  69. #define CONFIG_CMD_JFFS2
  70. #define CONFIG_CMD_MII
  71. #define CONFIG_CMD_PCI
  72. #define CONFIG_CMD_PING
  73. #define CONFIG_CMD_REGINFO
  74. #define CONFIG_CMD_SAVES
  75. #define CONFIG_CMD_BSP
  76. #if !defined(CONFIG_MIP405T)
  77. #define CONFIG_CMD_USB
  78. #define CONFIG_CMD_DOC
  79. #endif
  80. #define CONFIG_NAND_LEGACY
  81. #define CONFIG_SYS_HUSH_PARSER
  82. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  83. /**************************************************************
  84. * I2C Stuff:
  85. * the MIP405 is equiped with an Atmel 24C128/256 EEPROM at address
  86. * 0x53.
  87. * The Atmel EEPROM uses 16Bit addressing.
  88. ***************************************************************/
  89. #define CONFIG_HARD_I2C /* I2c with hardware support */
  90. #define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
  91. #define CONFIG_SYS_I2C_SLAVE 0x7F
  92. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 /* EEPROM 24C128/256 */
  93. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  94. /* mask of address bits that overflow into the "EEPROM chip address" */
  95. #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
  96. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
  97. /* 64 byte page write mode using*/
  98. /* last 6 bits of the address */
  99. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  100. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  101. #define CONFIG_ENV_OFFSET 0x00000 /* environment starts at the beginning of the EEPROM */
  102. #define CONFIG_ENV_SIZE 0x00800 /* 2k bytes may be used for env vars */
  103. /***************************************************************
  104. * Definitions for Serial Presence Detect EEPROM address
  105. * (to get SDRAM settings)
  106. ***************************************************************/
  107. /*#define SDRAM_EEPROM_WRITE_ADDRESS 0xA0
  108. #define SDRAM_EEPROM_READ_ADDRESS 0xA1
  109. */
  110. /**************************************************************
  111. * Environment definitions
  112. **************************************************************/
  113. #define CONFIG_BAUDRATE 9600 /* STD Baudrate */
  114. #define CONFIG_BOOTDELAY 5
  115. /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
  116. /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
  117. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
  118. #define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
  119. #define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
  120. #define CONFIG_IPADDR 10.0.0.100
  121. #define CONFIG_SERVERIP 10.0.0.1
  122. #define CONFIG_PREBOOT
  123. /***************************************************************
  124. * defines if the console is stored in the environment
  125. ***************************************************************/
  126. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
  127. /***************************************************************
  128. * defines if an overwrite_console function exists
  129. *************************************************************/
  130. #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
  131. #define CONFIG_SYS_CONSOLE_INFO_QUIET
  132. /***************************************************************
  133. * defines if the overwrite_console should be stored in the
  134. * environment
  135. **************************************************************/
  136. #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
  137. /**************************************************************
  138. * loads config
  139. *************************************************************/
  140. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  141. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  142. #define CONFIG_MISC_INIT_R
  143. /***********************************************************
  144. * Miscellaneous configurable options
  145. **********************************************************/
  146. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  147. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  148. #if defined(CONFIG_CMD_KGDB)
  149. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  150. #else
  151. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  152. #endif
  153. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  154. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  155. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  156. #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
  157. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
  158. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  159. #define CONFIG_SYS_BASE_BAUD 916667
  160. /* The following table includes the supported baudrates */
  161. #define CONFIG_SYS_BAUDRATE_TABLE \
  162. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  163. 57600, 115200, 230400, 460800, 921600 }
  164. #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
  165. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  166. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  167. /*-----------------------------------------------------------------------
  168. * PCI stuff
  169. *-----------------------------------------------------------------------
  170. */
  171. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  172. #define PCI_HOST_FORCE 1 /* configure as pci host */
  173. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  174. #define CONFIG_PCI /* include pci support */
  175. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
  176. #define CONFIG_PCI_PNP /* pci plug-and-play */
  177. /* resource configuration */
  178. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  179. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  180. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  181. #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  182. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  183. #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
  184. #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
  185. #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  186. /*-----------------------------------------------------------------------
  187. * Start addresses for the final memory configuration
  188. * (Set up by the startup code)
  189. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  190. */
  191. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  192. #define CONFIG_SYS_FLASH_BASE 0xFFF80000
  193. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  194. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  195. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
  196. /*
  197. * For booting Linux, the board info and command line data
  198. * have to be in the first 8 MB of memory, since this is
  199. * the maximum mapped by the Linux kernel during initialization.
  200. */
  201. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  202. /*-----------------------------------------------------------------------
  203. * FLASH organization
  204. */
  205. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  206. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  207. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  208. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  209. /*
  210. * JFFS2 partitions
  211. *
  212. */
  213. /* No command line, one static partition, whole device */
  214. #undef CONFIG_CMD_MTDPARTS
  215. #define CONFIG_JFFS2_DEV "nor0"
  216. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  217. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  218. /* mtdparts command line support */
  219. /* Note: fake mtd_id used, no linux mtd map file */
  220. /*
  221. #define CONFIG_CMD_MTDPARTS
  222. #define MTDIDS_DEFAULT "nor0=mip405-0"
  223. #define MTDPARTS_DEFAULT "mtdparts=mip405-0:-(jffs2)"
  224. */
  225. /*-----------------------------------------------------------------------
  226. * Logbuffer Configuration
  227. */
  228. #undef CONFIG_LOGBUFFER /* supported but not enabled */
  229. /*-----------------------------------------------------------------------
  230. * Bootcountlimit Configuration
  231. */
  232. #undef CONFIG_BOOTCOUNT_LIMIT /* supported but not enabled */
  233. /*-----------------------------------------------------------------------
  234. * POST Configuration
  235. */
  236. #if 0 /* enable this if POST is desired (is supported but not enabled) */
  237. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  238. CONFIG_SYS_POST_CPU | \
  239. CONFIG_SYS_POST_RTC | \
  240. CONFIG_SYS_POST_I2C)
  241. #endif
  242. /*
  243. * Init Memory Controller:
  244. */
  245. #define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
  246. #define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
  247. /* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
  248. #define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
  249. #define CONFIG_BOARD_EARLY_INIT_F 1
  250. /* Peripheral Bus Mapping */
  251. #define PER_PLD_ADDR 0xF4000000 /* smallest window is 1MByte 0x10 0000*/
  252. #define PER_UART0_ADDR 0xF4100000 /* smallest window is 1MByte 0x10 0000*/
  253. #define PER_UART1_ADDR 0xF4200000 /* smallest window is 1MByte 0x10 0000*/
  254. #define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
  255. #define CONFIG_PORT_ADDR PER_PLD_ADDR + 5
  256. /*-----------------------------------------------------------------------
  257. * Definitions for initial stack pointer and data area (in On Chip SRAM)
  258. */
  259. #define CONFIG_SYS_TEMP_STACK_OCM 1
  260. #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
  261. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  262. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
  263. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of On Chip SRAM */
  264. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  265. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  266. /* reserve some memory for POST and BOOT limit info */
  267. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
  268. #ifdef CONFIG_POST /* reserve one word for POST Info */
  269. #define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 4)
  270. #endif
  271. #ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
  272. #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 12)
  273. #endif
  274. /*
  275. * Internal Definitions
  276. *
  277. * Boot Flags
  278. */
  279. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  280. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  281. /***********************************************************************
  282. * External peripheral base address
  283. ***********************************************************************/
  284. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
  285. /***********************************************************************
  286. * Last Stage Init
  287. ***********************************************************************/
  288. #define CONFIG_LAST_STAGE_INIT
  289. /************************************************************
  290. * Ethernet Stuff
  291. ***********************************************************/
  292. #define CONFIG_PPC4xx_EMAC
  293. #define CONFIG_MII 1 /* MII PHY management */
  294. #define CONFIG_PHY_ADDR 1 /* PHY address */
  295. #define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */
  296. #define CONFIG_PHY_CMD_DELAY 40 /* Intel LXT971A needs this */
  297. #define CONFIG_NET_MULTI
  298. /************************************************************
  299. * RTC
  300. ***********************************************************/
  301. #define CONFIG_RTC_MC146818
  302. #undef CONFIG_WATCHDOG /* watchdog disabled */
  303. /************************************************************
  304. * IDE/ATA stuff
  305. ************************************************************/
  306. #if defined(CONFIG_MIP405T)
  307. #define CONFIG_SYS_IDE_MAXBUS 1 /* MIP405T has only one IDE bus */
  308. #else
  309. #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
  310. #endif
  311. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  312. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
  313. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
  314. #define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
  315. #define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
  316. #define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
  317. #define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
  318. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  319. #undef CONFIG_IDE_LED /* no led for ide supported */
  320. #define CONFIG_IDE_RESET /* reset for ide supported... */
  321. #define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
  322. #define CONFIG_SUPPORT_VFAT
  323. /************************************************************
  324. * ATAPI support (experimental)
  325. ************************************************************/
  326. #define CONFIG_ATAPI /* enable ATAPI Support */
  327. /************************************************************
  328. * DISK Partition support
  329. ************************************************************/
  330. #define CONFIG_DOS_PARTITION
  331. #define CONFIG_MAC_PARTITION
  332. #define CONFIG_ISO_PARTITION /* Experimental */
  333. /************************************************************
  334. * Disk-On-Chip configuration
  335. ************************************************************/
  336. #define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  337. #define CONFIG_SYS_DOC_SHORT_TIMEOUT
  338. #define CONFIG_SYS_DOC_SUPPORT_2000
  339. #define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
  340. /************************************************************
  341. * Keyboard support
  342. ************************************************************/
  343. #undef CONFIG_ISA_KEYBOARD
  344. /************************************************************
  345. * Video support
  346. ************************************************************/
  347. #define CONFIG_VIDEO /*To enable video controller support */
  348. #define CONFIG_VIDEO_CT69000
  349. #define CONFIG_CFB_CONSOLE
  350. #define CONFIG_VIDEO_LOGO
  351. #define CONFIG_CONSOLE_EXTRA_INFO
  352. #define CONFIG_VGA_AS_SINGLE_DEVICE
  353. #define CONFIG_VIDEO_SW_CURSOR
  354. #undef CONFIG_VIDEO_ONBOARD
  355. /************************************************************
  356. * USB support EXPERIMENTAL
  357. ************************************************************/
  358. #if !defined(CONFIG_MIP405T)
  359. #define CONFIG_USB_UHCI
  360. #define CONFIG_USB_KEYBOARD
  361. #define CONFIG_USB_STORAGE
  362. /* Enable needed helper functions */
  363. #define CONFIG_SYS_DEVICE_DEREGISTER /* needs device_deregister */
  364. #endif
  365. /************************************************************
  366. * Debug support
  367. ************************************************************/
  368. #if defined(CONFIG_CMD_KGDB)
  369. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  370. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  371. #endif
  372. /************************************************************
  373. * support BZIP2 compression
  374. ************************************************************/
  375. #define CONFIG_BZIP2 1
  376. /************************************************************
  377. * Ident
  378. ************************************************************/
  379. #define VERSION_TAG "released"
  380. #if !defined(CONFIG_MIP405T)
  381. #define CONFIG_ISO_STRING "MEV-10072-001"
  382. #else
  383. #define CONFIG_ISO_STRING "MEV-10082-001"
  384. #endif
  385. #if !defined(CONFIG_BOOT_PCI)
  386. #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
  387. #else
  388. #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, PCI_BOOT Version"
  389. #endif
  390. #endif /* __CONFIG_H */