CPCIISER4.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_CPCIISER4 1 /* ...on a CPCIISER4 board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
  37. #define CONFIG_BAUDRATE 9600
  38. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  39. #undef CONFIG_BOOTARGS
  40. #define CONFIG_BOOTCOMMAND "bootm fff00000"
  41. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  42. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  43. #define CONFIG_PPC4xx_EMAC
  44. #define CONFIG_MII 1 /* MII PHY management */
  45. #define CONFIG_PHY_ADDR 0 /* PHY address */
  46. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  47. #define CONFIG_NET_MULTI
  48. /*
  49. * BOOTP options
  50. */
  51. #define CONFIG_BOOTP_BOOTFILESIZE
  52. #define CONFIG_BOOTP_BOOTPATH
  53. #define CONFIG_BOOTP_GATEWAY
  54. #define CONFIG_BOOTP_HOSTNAME
  55. /*
  56. * BOOTP options
  57. */
  58. #define CONFIG_BOOTP_BOOTFILESIZE
  59. #define CONFIG_BOOTP_BOOTPATH
  60. #define CONFIG_BOOTP_GATEWAY
  61. #define CONFIG_BOOTP_HOSTNAME
  62. /*
  63. * Command line configuration.
  64. */
  65. #include <config_cmd_default.h>
  66. #define CONFIG_CMD_PCI
  67. #define CONFIG_CMD_IRQ
  68. #define CONFIG_CMD_MII
  69. #define CONFIG_CMD_ELF
  70. #define CONFIG_CMD_EEPROM
  71. #undef CONFIG_WATCHDOG /* watchdog disabled */
  72. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  73. /*
  74. * Miscellaneous configurable options
  75. */
  76. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  77. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  78. #if defined(CONFIG_CMD_KGDB)
  79. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  80. #else
  81. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  82. #endif
  83. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  84. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  85. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  86. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  87. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  88. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  89. #define CONFIG_SYS_EXT_SERIAL_CLOCK 1843200 /* use external serial clock */
  90. /* The following table includes the supported baudrates */
  91. #define CONFIG_SYS_BAUDRATE_TABLE \
  92. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  93. 57600, 115200, 230400, 460800, 921600 }
  94. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  95. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  96. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  97. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  98. /*-----------------------------------------------------------------------
  99. * PCI stuff
  100. *-----------------------------------------------------------------------
  101. */
  102. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  103. #define PCI_HOST_FORCE 1 /* configure as pci host */
  104. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  105. #define CONFIG_PCI /* include pci support */
  106. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  107. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  108. /* resource configuration */
  109. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  110. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0404 /* PCI Device ID: CPCI-ISER4 */
  111. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  112. #define CONFIG_SYS_PCI_PTM1MS 0xff000001 /* 16MB, enable hard-wired to 1 */
  113. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  114. #define CONFIG_SYS_PCI_PTM2LA 0xffe00000 /* point to flash */
  115. #define CONFIG_SYS_PCI_PTM2MS 0xffe00001 /* 2MB, enable */
  116. #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  117. /*-----------------------------------------------------------------------
  118. * Start addresses for the final memory configuration
  119. * (Set up by the startup code)
  120. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  121. */
  122. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  123. #define CONFIG_SYS_FLASH_BASE 0xFFFC0000
  124. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  125. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  126. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  127. /*
  128. * For booting Linux, the board info and command line data
  129. * have to be in the first 8 MB of memory, since this is
  130. * the maximum mapped by the Linux kernel during initialization.
  131. */
  132. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  133. /*-----------------------------------------------------------------------
  134. * FLASH organization
  135. */
  136. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  137. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  138. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  139. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  140. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  141. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  142. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  143. /*
  144. * The following defines are added for buggy IOP480 byte interface.
  145. * All other boards should use the standard values (CPCI405 etc.)
  146. */
  147. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  148. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  149. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  150. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  151. /*-----------------------------------------------------------------------
  152. * I2C EEPROM (CAT24WC08) for environment
  153. */
  154. #define CONFIG_HARD_I2C /* I2C with hardware support */
  155. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  156. #define CONFIG_SYS_I2C_SLAVE 0x7F
  157. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  158. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  159. /* mask of address bits that overflow into the "EEPROM chip address" */
  160. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  161. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  162. /* 16 byte page write mode using*/
  163. /* last 4 bits of the address */
  164. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  165. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  166. #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  167. #define CONFIG_ENV_SIZE 0x300 /* 768 bytes may be used for env vars */
  168. /* total size of a CAT24WC08 is 1024 bytes */
  169. /*
  170. * Init Memory Controller:
  171. *
  172. * BR0/1 and OR0/1 (FLASH)
  173. */
  174. #define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
  175. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  176. /*-----------------------------------------------------------------------
  177. * External Bus Controller (EBC) Setup
  178. */
  179. /* Memory Bank 0 (Flash Bank 0) initialization */
  180. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  181. #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  182. /* Memory Bank 1 (Uart 8bit) initialization */
  183. #define CONFIG_SYS_EBC_PB1AP 0x01000480 /* TWT=2,TH=2,no Ready,BEM=0,SOR=1 */
  184. #define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  185. /* Memory Bank 2 (Uart 32bit) initialization */
  186. #define CONFIG_SYS_EBC_PB2AP 0x000004c0 /* no Ready, BEM=1 */
  187. #define CONFIG_SYS_EBC_PB2CR 0xF011C000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=32bit */
  188. /* Memory Bank 3 (FPGA Reset) initialization */
  189. #define CONFIG_SYS_EBC_PB3AP 0x010004C0 /* no Ready, BEM=1 */
  190. #define CONFIG_SYS_EBC_PB3CR 0xF021A000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=16bit */
  191. /*-----------------------------------------------------------------------
  192. * Definitions for initial stack pointer and data area (in DPRAM)
  193. */
  194. #define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
  195. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
  196. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
  197. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  198. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  199. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  200. /*
  201. * Internal Definitions
  202. *
  203. * Boot Flags
  204. */
  205. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  206. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  207. #endif /* __CONFIG_H */