mv_eth.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * (C) Copyright 2003
  3. * Ingo Assmus <ingo.assmus@keymile.com>
  4. *
  5. * based on - Driver for MV64460X ethernet ports
  6. * Copyright (C) 2002 rabeeh@galileo.co.il
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * mv_eth.h - header file for the polled mode GT ethernet driver
  28. */
  29. #ifndef __DB64460_ETH_H__
  30. #define __DB64460_ETH_H__
  31. #include <asm/types.h>
  32. #include <asm/io.h>
  33. #include <asm/byteorder.h>
  34. #include <common.h>
  35. #include <net.h>
  36. #include "mv_regs.h"
  37. #include <asm/errno.h>
  38. #include "../../Marvell/include/core.h"
  39. /*************************************************************************
  40. **************************************************************************
  41. **************************************************************************
  42. * The first part is the high level driver of the gigE ethernet ports. *
  43. **************************************************************************
  44. **************************************************************************
  45. *************************************************************************/
  46. /* In case not using SG on Tx, define MAX_SKB_FRAGS as 0 */
  47. #ifndef MAX_SKB_FRAGS
  48. #define MAX_SKB_FRAGS 0
  49. #endif
  50. /* Port attributes */
  51. /*#define MAX_RX_QUEUE_NUM 8*/
  52. /*#define MAX_TX_QUEUE_NUM 8*/
  53. #define MAX_RX_QUEUE_NUM 1
  54. #define MAX_TX_QUEUE_NUM 1
  55. /* Use one TX queue and one RX queue */
  56. #define MV64460_TX_QUEUE_NUM 1
  57. #define MV64460_RX_QUEUE_NUM 1
  58. /*
  59. * Number of RX / TX descriptors on RX / TX rings.
  60. * Note that allocating RX descriptors is done by allocating the RX
  61. * ring AND a preallocated RX buffers (skb's) for each descriptor.
  62. * The TX descriptors only allocates the TX descriptors ring,
  63. * with no pre allocated TX buffers (skb's are allocated by higher layers.
  64. */
  65. /* Default TX ring size is 10 descriptors */
  66. #ifdef CONFIG_MV64460_ETH_TXQUEUE_SIZE
  67. #define MV64460_TX_QUEUE_SIZE CONFIG_MV64460_ETH_TXQUEUE_SIZE
  68. #else
  69. #define MV64460_TX_QUEUE_SIZE 4
  70. #endif
  71. /* Default RX ring size is 4 descriptors */
  72. #ifdef CONFIG_MV64460_ETH_RXQUEUE_SIZE
  73. #define MV64460_RX_QUEUE_SIZE CONFIG_MV64460_ETH_RXQUEUE_SIZE
  74. #else
  75. #define MV64460_RX_QUEUE_SIZE 4
  76. #endif
  77. #ifdef CONFIG_RX_BUFFER_SIZE
  78. #define MV64460_RX_BUFFER_SIZE CONFIG_RX_BUFFER_SIZE
  79. #else
  80. #define MV64460_RX_BUFFER_SIZE 1600
  81. #endif
  82. #ifdef CONFIG_TX_BUFFER_SIZE
  83. #define MV64460_TX_BUFFER_SIZE CONFIG_TX_BUFFER_SIZE
  84. #else
  85. #define MV64460_TX_BUFFER_SIZE 1600
  86. #endif
  87. /*
  88. * Network device statistics. Akin to the 2.0 ether stats but
  89. * with byte counters.
  90. */
  91. struct net_device_stats
  92. {
  93. unsigned long rx_packets; /* total packets received */
  94. unsigned long tx_packets; /* total packets transmitted */
  95. unsigned long rx_bytes; /* total bytes received */
  96. unsigned long tx_bytes; /* total bytes transmitted */
  97. unsigned long rx_errors; /* bad packets received */
  98. unsigned long tx_errors; /* packet transmit problems */
  99. unsigned long rx_dropped; /* no space in linux buffers */
  100. unsigned long tx_dropped; /* no space available in linux */
  101. unsigned long multicast; /* multicast packets received */
  102. unsigned long collisions;
  103. /* detailed rx_errors: */
  104. unsigned long rx_length_errors;
  105. unsigned long rx_over_errors; /* receiver ring buff overflow */
  106. unsigned long rx_crc_errors; /* recved pkt with crc error */
  107. unsigned long rx_frame_errors; /* recv'd frame alignment error */
  108. unsigned long rx_fifo_errors; /* recv'r fifo overrun */
  109. unsigned long rx_missed_errors; /* receiver missed packet */
  110. /* detailed tx_errors */
  111. unsigned long tx_aborted_errors;
  112. unsigned long tx_carrier_errors;
  113. unsigned long tx_fifo_errors;
  114. unsigned long tx_heartbeat_errors;
  115. unsigned long tx_window_errors;
  116. /* for cslip etc */
  117. unsigned long rx_compressed;
  118. unsigned long tx_compressed;
  119. };
  120. /* Private data structure used for ethernet device */
  121. struct mv64460_eth_priv {
  122. unsigned int port_num;
  123. struct net_device_stats *stats;
  124. /* to buffer area aligned */
  125. char * p_eth_tx_buffer[MV64460_TX_QUEUE_SIZE+1]; /*pointers to alligned tx buffs in memory space */
  126. char * p_eth_rx_buffer[MV64460_RX_QUEUE_SIZE+1]; /*pointers to allinged rx buffs in memory space */
  127. /* Size of Tx Ring per queue */
  128. unsigned int tx_ring_size [MAX_TX_QUEUE_NUM];
  129. /* Size of Rx Ring per queue */
  130. unsigned int rx_ring_size [MAX_RX_QUEUE_NUM];
  131. /* Magic Number for Ethernet running */
  132. unsigned int eth_running;
  133. int first_init;
  134. };
  135. int mv64460_eth_init (struct eth_device *dev);
  136. int mv64460_eth_stop (struct eth_device *dev);
  137. int mv64460_eth_start_xmit(struct eth_device *dev, void *packet, int length);
  138. int mv64460_eth_open (struct eth_device *dev);
  139. /*************************************************************************
  140. **************************************************************************
  141. **************************************************************************
  142. * The second part is the low level driver of the gigE ethernet ports. *
  143. **************************************************************************
  144. **************************************************************************
  145. *************************************************************************/
  146. /********************************************************************************
  147. * Header File for : MV-643xx network interface header
  148. *
  149. * DESCRIPTION:
  150. * This header file contains macros typedefs and function declaration for
  151. * the Marvell Gig Bit Ethernet Controller.
  152. *
  153. * DEPENDENCIES:
  154. * None.
  155. *
  156. *******************************************************************************/
  157. #ifdef CONFIG_SPECIAL_CONSISTENT_MEMORY
  158. #ifdef CONFIG_MV64460_SRAM_CACHEABLE
  159. /* In case SRAM is cacheable but not cache coherent */
  160. #define D_CACHE_FLUSH_LINE(addr, offset) \
  161. { \
  162. __asm__ __volatile__ ("dcbf %0,%1" : : "r" (addr), "r" (offset)); \
  163. }
  164. #else
  165. /* In case SRAM is cache coherent or non-cacheable */
  166. #define D_CACHE_FLUSH_LINE(addr, offset) ;
  167. #endif
  168. #else
  169. #ifdef CONFIG_NOT_COHERENT_CACHE
  170. /* In case of descriptors on DDR but not cache coherent */
  171. #define D_CACHE_FLUSH_LINE(addr, offset) \
  172. { \
  173. __asm__ __volatile__ ("dcbf %0,%1" : : "r" (addr), "r" (offset)); \
  174. }
  175. #else
  176. /* In case of descriptors on DDR and cache coherent */
  177. #define D_CACHE_FLUSH_LINE(addr, offset) ;
  178. #endif /* CONFIG_NOT_COHERENT_CACHE */
  179. #endif /* CONFIG_SPECIAL_CONSISTENT_MEMORY */
  180. #define CPU_PIPE_FLUSH \
  181. { \
  182. __asm__ __volatile__ ("eieio"); \
  183. }
  184. /* defines */
  185. /* Default port configuration value */
  186. #define PORT_CONFIG_VALUE \
  187. ETH_UNICAST_NORMAL_MODE | \
  188. ETH_DEFAULT_RX_QUEUE_0 | \
  189. ETH_DEFAULT_RX_ARP_QUEUE_0 | \
  190. ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP | \
  191. ETH_RECEIVE_BC_IF_IP | \
  192. ETH_RECEIVE_BC_IF_ARP | \
  193. ETH_CAPTURE_TCP_FRAMES_DIS | \
  194. ETH_CAPTURE_UDP_FRAMES_DIS | \
  195. ETH_DEFAULT_RX_TCP_QUEUE_0 | \
  196. ETH_DEFAULT_RX_UDP_QUEUE_0 | \
  197. ETH_DEFAULT_RX_BPDU_QUEUE_0
  198. /* Default port extend configuration value */
  199. #define PORT_CONFIG_EXTEND_VALUE \
  200. ETH_SPAN_BPDU_PACKETS_AS_NORMAL | \
  201. ETH_PARTITION_DISABLE
  202. /* Default sdma control value */
  203. #ifdef CONFIG_NOT_COHERENT_CACHE
  204. #define PORT_SDMA_CONFIG_VALUE \
  205. ETH_RX_BURST_SIZE_16_64BIT | \
  206. GT_ETH_IPG_INT_RX(0) | \
  207. ETH_TX_BURST_SIZE_16_64BIT;
  208. #else
  209. #define PORT_SDMA_CONFIG_VALUE \
  210. ETH_RX_BURST_SIZE_4_64BIT | \
  211. GT_ETH_IPG_INT_RX(0) | \
  212. ETH_TX_BURST_SIZE_4_64BIT;
  213. #endif
  214. #define GT_ETH_IPG_INT_RX(value) \
  215. ((value & 0x3fff) << 8)
  216. /* Default port serial control value */
  217. #define PORT_SERIAL_CONTROL_VALUE \
  218. ETH_FORCE_LINK_PASS | \
  219. ETH_ENABLE_AUTO_NEG_FOR_DUPLX | \
  220. ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
  221. ETH_ADV_SYMMETRIC_FLOW_CTRL | \
  222. ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
  223. ETH_FORCE_BP_MODE_NO_JAM | \
  224. BIT9 | \
  225. ETH_DO_NOT_FORCE_LINK_FAIL | \
  226. ETH_RETRANSMIT_16_ETTEMPTS | \
  227. ETH_ENABLE_AUTO_NEG_SPEED_GMII | \
  228. ETH_DTE_ADV_0 | \
  229. ETH_DISABLE_AUTO_NEG_BYPASS | \
  230. ETH_AUTO_NEG_NO_CHANGE | \
  231. ETH_MAX_RX_PACKET_1552BYTE | \
  232. ETH_CLR_EXT_LOOPBACK | \
  233. ETH_SET_FULL_DUPLEX_MODE | \
  234. ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX;
  235. #define RX_BUFFER_MAX_SIZE 0xFFFF
  236. #define TX_BUFFER_MAX_SIZE 0xFFFF /* Buffer are limited to 64k */
  237. #define RX_BUFFER_MIN_SIZE 0x8
  238. #define TX_BUFFER_MIN_SIZE 0x8
  239. /* Tx WRR confoguration macros */
  240. #define PORT_MAX_TRAN_UNIT 0x24 /* MTU register (default) 9KByte */
  241. #define PORT_MAX_TOKEN_BUCKET_SIZE 0x_fFFF /* PMTBS register (default) */
  242. #define PORT_TOKEN_RATE 1023 /* PTTBRC register (default) */
  243. /* MAC accepet/reject macros */
  244. #define ACCEPT_MAC_ADDR 0
  245. #define REJECT_MAC_ADDR 1
  246. /* Size of a Tx/Rx descriptor used in chain list data structure */
  247. #define RX_DESC_ALIGNED_SIZE 0x20
  248. #define TX_DESC_ALIGNED_SIZE 0x20
  249. /* An offest in Tx descriptors to store data for buffers less than 8 Bytes */
  250. #define TX_BUF_OFFSET_IN_DESC 0x18
  251. /* Buffer offset from buffer pointer */
  252. #define RX_BUF_OFFSET 0x2
  253. /* Gap define */
  254. #define ETH_BAR_GAP 0x8
  255. #define ETH_SIZE_REG_GAP 0x8
  256. #define ETH_HIGH_ADDR_REMAP_REG_GAP 0x4
  257. #define ETH_PORT_ACCESS_CTRL_GAP 0x4
  258. /* Gigabit Ethernet Unit Global Registers */
  259. /* MIB Counters register definitions */
  260. #define ETH_MIB_GOOD_OCTETS_RECEIVED_LOW 0x0
  261. #define ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH 0x4
  262. #define ETH_MIB_BAD_OCTETS_RECEIVED 0x8
  263. #define ETH_MIB_INTERNAL_MAC_TRANSMIT_ERR 0xc
  264. #define ETH_MIB_GOOD_FRAMES_RECEIVED 0x10
  265. #define ETH_MIB_BAD_FRAMES_RECEIVED 0x14
  266. #define ETH_MIB_BROADCAST_FRAMES_RECEIVED 0x18
  267. #define ETH_MIB_MULTICAST_FRAMES_RECEIVED 0x1c
  268. #define ETH_MIB_FRAMES_64_OCTETS 0x20
  269. #define ETH_MIB_FRAMES_65_TO_127_OCTETS 0x24
  270. #define ETH_MIB_FRAMES_128_TO_255_OCTETS 0x28
  271. #define ETH_MIB_FRAMES_256_TO_511_OCTETS 0x2c
  272. #define ETH_MIB_FRAMES_512_TO_1023_OCTETS 0x30
  273. #define ETH_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
  274. #define ETH_MIB_GOOD_OCTETS_SENT_LOW 0x38
  275. #define ETH_MIB_GOOD_OCTETS_SENT_HIGH 0x3c
  276. #define ETH_MIB_GOOD_FRAMES_SENT 0x40
  277. #define ETH_MIB_EXCESSIVE_COLLISION 0x44
  278. #define ETH_MIB_MULTICAST_FRAMES_SENT 0x48
  279. #define ETH_MIB_BROADCAST_FRAMES_SENT 0x4c
  280. #define ETH_MIB_UNREC_MAC_CONTROL_RECEIVED 0x50
  281. #define ETH_MIB_FC_SENT 0x54
  282. #define ETH_MIB_GOOD_FC_RECEIVED 0x58
  283. #define ETH_MIB_BAD_FC_RECEIVED 0x5c
  284. #define ETH_MIB_UNDERSIZE_RECEIVED 0x60
  285. #define ETH_MIB_FRAGMENTS_RECEIVED 0x64
  286. #define ETH_MIB_OVERSIZE_RECEIVED 0x68
  287. #define ETH_MIB_JABBER_RECEIVED 0x6c
  288. #define ETH_MIB_MAC_RECEIVE_ERROR 0x70
  289. #define ETH_MIB_BAD_CRC_EVENT 0x74
  290. #define ETH_MIB_COLLISION 0x78
  291. #define ETH_MIB_LATE_COLLISION 0x7c
  292. /* Port serial status reg (PSR) */
  293. #define ETH_INTERFACE_GMII_MII 0
  294. #define ETH_INTERFACE_PCM BIT0
  295. #define ETH_LINK_IS_DOWN 0
  296. #define ETH_LINK_IS_UP BIT1
  297. #define ETH_PORT_AT_HALF_DUPLEX 0
  298. #define ETH_PORT_AT_FULL_DUPLEX BIT2
  299. #define ETH_RX_FLOW_CTRL_DISABLED 0
  300. #define ETH_RX_FLOW_CTRL_ENBALED BIT3
  301. #define ETH_GMII_SPEED_100_10 0
  302. #define ETH_GMII_SPEED_1000 BIT4
  303. #define ETH_MII_SPEED_10 0
  304. #define ETH_MII_SPEED_100 BIT5
  305. #define ETH_NO_TX 0
  306. #define ETH_TX_IN_PROGRESS BIT7
  307. #define ETH_BYPASS_NO_ACTIVE 0
  308. #define ETH_BYPASS_ACTIVE BIT8
  309. #define ETH_PORT_NOT_AT_PARTITION_STATE 0
  310. #define ETH_PORT_AT_PARTITION_STATE BIT9
  311. #define ETH_PORT_TX_FIFO_NOT_EMPTY 0
  312. #define ETH_PORT_TX_FIFO_EMPTY BIT10
  313. /* These macros describes the Port configuration reg (Px_cR) bits */
  314. #define ETH_UNICAST_NORMAL_MODE 0
  315. #define ETH_UNICAST_PROMISCUOUS_MODE BIT0
  316. #define ETH_DEFAULT_RX_QUEUE_0 0
  317. #define ETH_DEFAULT_RX_QUEUE_1 BIT1
  318. #define ETH_DEFAULT_RX_QUEUE_2 BIT2
  319. #define ETH_DEFAULT_RX_QUEUE_3 (BIT2 | BIT1)
  320. #define ETH_DEFAULT_RX_QUEUE_4 BIT3
  321. #define ETH_DEFAULT_RX_QUEUE_5 (BIT3 | BIT1)
  322. #define ETH_DEFAULT_RX_QUEUE_6 (BIT3 | BIT2)
  323. #define ETH_DEFAULT_RX_QUEUE_7 (BIT3 | BIT2 | BIT1)
  324. #define ETH_DEFAULT_RX_ARP_QUEUE_0 0
  325. #define ETH_DEFAULT_RX_ARP_QUEUE_1 BIT4
  326. #define ETH_DEFAULT_RX_ARP_QUEUE_2 BIT5
  327. #define ETH_DEFAULT_RX_ARP_QUEUE_3 (BIT5 | BIT4)
  328. #define ETH_DEFAULT_RX_ARP_QUEUE_4 BIT6
  329. #define ETH_DEFAULT_RX_ARP_QUEUE_5 (BIT6 | BIT4)
  330. #define ETH_DEFAULT_RX_ARP_QUEUE_6 (BIT6 | BIT5)
  331. #define ETH_DEFAULT_RX_ARP_QUEUE_7 (BIT6 | BIT5 | BIT4)
  332. #define ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP 0
  333. #define ETH_REJECT_BC_IF_NOT_IP_OR_ARP BIT7
  334. #define ETH_RECEIVE_BC_IF_IP 0
  335. #define ETH_REJECT_BC_IF_IP BIT8
  336. #define ETH_RECEIVE_BC_IF_ARP 0
  337. #define ETH_REJECT_BC_IF_ARP BIT9
  338. #define ETH_TX_AM_NO_UPDATE_ERROR_SUMMARY BIT12
  339. #define ETH_CAPTURE_TCP_FRAMES_DIS 0
  340. #define ETH_CAPTURE_TCP_FRAMES_EN BIT14
  341. #define ETH_CAPTURE_UDP_FRAMES_DIS 0
  342. #define ETH_CAPTURE_UDP_FRAMES_EN BIT15
  343. #define ETH_DEFAULT_RX_TCP_QUEUE_0 0
  344. #define ETH_DEFAULT_RX_TCP_QUEUE_1 BIT16
  345. #define ETH_DEFAULT_RX_TCP_QUEUE_2 BIT17
  346. #define ETH_DEFAULT_RX_TCP_QUEUE_3 (BIT17 | BIT16)
  347. #define ETH_DEFAULT_RX_TCP_QUEUE_4 BIT18
  348. #define ETH_DEFAULT_RX_TCP_QUEUE_5 (BIT18 | BIT16)
  349. #define ETH_DEFAULT_RX_TCP_QUEUE_6 (BIT18 | BIT17)
  350. #define ETH_DEFAULT_RX_TCP_QUEUE_7 (BIT18 | BIT17 | BIT16)
  351. #define ETH_DEFAULT_RX_UDP_QUEUE_0 0
  352. #define ETH_DEFAULT_RX_UDP_QUEUE_1 BIT19
  353. #define ETH_DEFAULT_RX_UDP_QUEUE_2 BIT20
  354. #define ETH_DEFAULT_RX_UDP_QUEUE_3 (BIT20 | BIT19)
  355. #define ETH_DEFAULT_RX_UDP_QUEUE_4 (BIT21
  356. #define ETH_DEFAULT_RX_UDP_QUEUE_5 (BIT21 | BIT19)
  357. #define ETH_DEFAULT_RX_UDP_QUEUE_6 (BIT21 | BIT20)
  358. #define ETH_DEFAULT_RX_UDP_QUEUE_7 (BIT21 | BIT20 | BIT19)
  359. #define ETH_DEFAULT_RX_BPDU_QUEUE_0 0
  360. #define ETH_DEFAULT_RX_BPDU_QUEUE_1 BIT22
  361. #define ETH_DEFAULT_RX_BPDU_QUEUE_2 BIT23
  362. #define ETH_DEFAULT_RX_BPDU_QUEUE_3 (BIT23 | BIT22)
  363. #define ETH_DEFAULT_RX_BPDU_QUEUE_4 BIT24
  364. #define ETH_DEFAULT_RX_BPDU_QUEUE_5 (BIT24 | BIT22)
  365. #define ETH_DEFAULT_RX_BPDU_QUEUE_6 (BIT24 | BIT23)
  366. #define ETH_DEFAULT_RX_BPDU_QUEUE_7 (BIT24 | BIT23 | BIT22)
  367. /* These macros describes the Port configuration extend reg (Px_cXR) bits*/
  368. #define ETH_CLASSIFY_EN BIT0
  369. #define ETH_SPAN_BPDU_PACKETS_AS_NORMAL 0
  370. #define ETH_SPAN_BPDU_PACKETS_TO_RX_QUEUE_7 BIT1
  371. #define ETH_PARTITION_DISABLE 0
  372. #define ETH_PARTITION_ENABLE BIT2
  373. /* Tx/Rx queue command reg (RQCR/TQCR)*/
  374. #define ETH_QUEUE_0_ENABLE BIT0
  375. #define ETH_QUEUE_1_ENABLE BIT1
  376. #define ETH_QUEUE_2_ENABLE BIT2
  377. #define ETH_QUEUE_3_ENABLE BIT3
  378. #define ETH_QUEUE_4_ENABLE BIT4
  379. #define ETH_QUEUE_5_ENABLE BIT5
  380. #define ETH_QUEUE_6_ENABLE BIT6
  381. #define ETH_QUEUE_7_ENABLE BIT7
  382. #define ETH_QUEUE_0_DISABLE BIT8
  383. #define ETH_QUEUE_1_DISABLE BIT9
  384. #define ETH_QUEUE_2_DISABLE BIT10
  385. #define ETH_QUEUE_3_DISABLE BIT11
  386. #define ETH_QUEUE_4_DISABLE BIT12
  387. #define ETH_QUEUE_5_DISABLE BIT13
  388. #define ETH_QUEUE_6_DISABLE BIT14
  389. #define ETH_QUEUE_7_DISABLE BIT15
  390. /* These macros describes the Port Sdma configuration reg (SDCR) bits */
  391. #define ETH_RIFB BIT0
  392. #define ETH_RX_BURST_SIZE_1_64BIT 0
  393. #define ETH_RX_BURST_SIZE_2_64BIT BIT1
  394. #define ETH_RX_BURST_SIZE_4_64BIT BIT2
  395. #define ETH_RX_BURST_SIZE_8_64BIT (BIT2 | BIT1)
  396. #define ETH_RX_BURST_SIZE_16_64BIT BIT3
  397. #define ETH_BLM_RX_NO_SWAP BIT4
  398. #define ETH_BLM_RX_BYTE_SWAP 0
  399. #define ETH_BLM_TX_NO_SWAP BIT5
  400. #define ETH_BLM_TX_BYTE_SWAP 0
  401. #define ETH_DESCRIPTORS_BYTE_SWAP BIT6
  402. #define ETH_DESCRIPTORS_NO_SWAP 0
  403. #define ETH_TX_BURST_SIZE_1_64BIT 0
  404. #define ETH_TX_BURST_SIZE_2_64BIT BIT22
  405. #define ETH_TX_BURST_SIZE_4_64BIT BIT23
  406. #define ETH_TX_BURST_SIZE_8_64BIT (BIT23 | BIT22)
  407. #define ETH_TX_BURST_SIZE_16_64BIT BIT24
  408. /* These macros describes the Port serial control reg (PSCR) bits */
  409. #define ETH_SERIAL_PORT_DISABLE 0
  410. #define ETH_SERIAL_PORT_ENABLE BIT0
  411. #define ETH_FORCE_LINK_PASS BIT1
  412. #define ETH_DO_NOT_FORCE_LINK_PASS 0
  413. #define ETH_ENABLE_AUTO_NEG_FOR_DUPLX 0
  414. #define ETH_DISABLE_AUTO_NEG_FOR_DUPLX BIT2
  415. #define ETH_ENABLE_AUTO_NEG_FOR_FLOW_CTRL 0
  416. #define ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL BIT3
  417. #define ETH_ADV_NO_FLOW_CTRL 0
  418. #define ETH_ADV_SYMMETRIC_FLOW_CTRL BIT4
  419. #define ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX 0
  420. #define ETH_FORCE_FC_MODE_TX_PAUSE_DIS BIT5
  421. #define ETH_FORCE_BP_MODE_NO_JAM 0
  422. #define ETH_FORCE_BP_MODE_JAM_TX BIT7
  423. #define ETH_FORCE_BP_MODE_JAM_TX_ON_RX_ERR BIT8
  424. #define ETH_FORCE_LINK_FAIL 0
  425. #define ETH_DO_NOT_FORCE_LINK_FAIL BIT10
  426. #define ETH_RETRANSMIT_16_ETTEMPTS 0
  427. #define ETH_RETRANSMIT_FOREVER BIT11
  428. #define ETH_DISABLE_AUTO_NEG_SPEED_GMII BIT13
  429. #define ETH_ENABLE_AUTO_NEG_SPEED_GMII 0
  430. #define ETH_DTE_ADV_0 0
  431. #define ETH_DTE_ADV_1 BIT14
  432. #define ETH_DISABLE_AUTO_NEG_BYPASS 0
  433. #define ETH_ENABLE_AUTO_NEG_BYPASS BIT15
  434. #define ETH_AUTO_NEG_NO_CHANGE 0
  435. #define ETH_RESTART_AUTO_NEG BIT16
  436. #define ETH_MAX_RX_PACKET_1518BYTE 0
  437. #define ETH_MAX_RX_PACKET_1522BYTE BIT17
  438. #define ETH_MAX_RX_PACKET_1552BYTE BIT18
  439. #define ETH_MAX_RX_PACKET_9022BYTE (BIT18 | BIT17)
  440. #define ETH_MAX_RX_PACKET_9192BYTE BIT19
  441. #define ETH_MAX_RX_PACKET_9700BYTE (BIT19 | BIT17)
  442. #define ETH_SET_EXT_LOOPBACK BIT20
  443. #define ETH_CLR_EXT_LOOPBACK 0
  444. #define ETH_SET_FULL_DUPLEX_MODE BIT21
  445. #define ETH_SET_HALF_DUPLEX_MODE 0
  446. #define ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX BIT22
  447. #define ETH_DISABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX 0
  448. #define ETH_SET_GMII_SPEED_TO_10_100 0
  449. #define ETH_SET_GMII_SPEED_TO_1000 BIT23
  450. #define ETH_SET_MII_SPEED_TO_10 0
  451. #define ETH_SET_MII_SPEED_TO_100 BIT24
  452. /* SMI reg */
  453. #define ETH_SMI_BUSY BIT28 /* 0 - Write, 1 - Read */
  454. #define ETH_SMI_READ_VALID BIT27 /* 0 - Write, 1 - Read */
  455. #define ETH_SMI_OPCODE_WRITE 0 /* Completion of Read operation */
  456. #define ETH_SMI_OPCODE_READ BIT26 /* Operation is in progress */
  457. /* SDMA command status fields macros */
  458. /* Tx & Rx descriptors status */
  459. #define ETH_ERROR_SUMMARY (BIT0)
  460. /* Tx & Rx descriptors command */
  461. #define ETH_BUFFER_OWNED_BY_DMA (BIT31)
  462. /* Tx descriptors status */
  463. #define ETH_LC_ERROR (0 )
  464. #define ETH_UR_ERROR (BIT1 )
  465. #define ETH_RL_ERROR (BIT2 )
  466. #define ETH_LLC_SNAP_FORMAT (BIT9 )
  467. /* Rx descriptors status */
  468. #define ETH_CRC_ERROR (0 )
  469. #define ETH_OVERRUN_ERROR (BIT1 )
  470. #define ETH_MAX_FRAME_LENGTH_ERROR (BIT2 )
  471. #define ETH_RESOURCE_ERROR ((BIT2 | BIT1))
  472. #define ETH_VLAN_TAGGED (BIT19)
  473. #define ETH_BPDU_FRAME (BIT20)
  474. #define ETH_TCP_FRAME_OVER_IP_V_4 (0 )
  475. #define ETH_UDP_FRAME_OVER_IP_V_4 (BIT21)
  476. #define ETH_OTHER_FRAME_TYPE (BIT22)
  477. #define ETH_LAYER_2_IS_ETH_V_2 (BIT23)
  478. #define ETH_FRAME_TYPE_IP_V_4 (BIT24)
  479. #define ETH_FRAME_HEADER_OK (BIT25)
  480. #define ETH_RX_LAST_DESC (BIT26)
  481. #define ETH_RX_FIRST_DESC (BIT27)
  482. #define ETH_UNKNOWN_DESTINATION_ADDR (BIT28)
  483. #define ETH_RX_ENABLE_INTERRUPT (BIT29)
  484. #define ETH_LAYER_4_CHECKSUM_OK (BIT30)
  485. /* Rx descriptors byte count */
  486. #define ETH_FRAME_FRAGMENTED (BIT2)
  487. /* Tx descriptors command */
  488. #define ETH_LAYER_4_CHECKSUM_FIRST_DESC (BIT10)
  489. #define ETH_FRAME_SET_TO_VLAN (BIT15)
  490. #define ETH_TCP_FRAME (0 )
  491. #define ETH_UDP_FRAME (BIT16)
  492. #define ETH_GEN_TCP_UDP_CHECKSUM (BIT17)
  493. #define ETH_GEN_IP_V_4_CHECKSUM (BIT18)
  494. #define ETH_ZERO_PADDING (BIT19)
  495. #define ETH_TX_LAST_DESC (BIT20)
  496. #define ETH_TX_FIRST_DESC (BIT21)
  497. #define ETH_GEN_CRC (BIT22)
  498. #define ETH_TX_ENABLE_INTERRUPT (BIT23)
  499. #define ETH_AUTO_MODE (BIT30)
  500. /* Address decode parameters */
  501. /* Ethernet Base Address Register bits */
  502. #define EBAR_TARGET_DRAM 0x00000000
  503. #define EBAR_TARGET_DEVICE 0x00000001
  504. #define EBAR_TARGET_CBS 0x00000002
  505. #define EBAR_TARGET_PCI0 0x00000003
  506. #define EBAR_TARGET_PCI1 0x00000004
  507. #define EBAR_TARGET_CUNIT 0x00000005
  508. #define EBAR_TARGET_AUNIT 0x00000006
  509. #define EBAR_TARGET_GUNIT 0x00000007
  510. /* Window attributes */
  511. #define EBAR_ATTR_DRAM_CS0 0x00000E00
  512. #define EBAR_ATTR_DRAM_CS1 0x00000D00
  513. #define EBAR_ATTR_DRAM_CS2 0x00000B00
  514. #define EBAR_ATTR_DRAM_CS3 0x00000700
  515. /* DRAM Target interface */
  516. #define EBAR_ATTR_DRAM_NO_CACHE_COHERENCY 0x00000000
  517. #define EBAR_ATTR_DRAM_CACHE_COHERENCY_WT 0x00001000
  518. #define EBAR_ATTR_DRAM_CACHE_COHERENCY_WB 0x00002000
  519. /* Device Bus Target interface */
  520. #define EBAR_ATTR_DEVICE_DEVCS0 0x00001E00
  521. #define EBAR_ATTR_DEVICE_DEVCS1 0x00001D00
  522. #define EBAR_ATTR_DEVICE_DEVCS2 0x00001B00
  523. #define EBAR_ATTR_DEVICE_DEVCS3 0x00001700
  524. #define EBAR_ATTR_DEVICE_BOOTCS3 0x00000F00
  525. /* PCI Target interface */
  526. #define EBAR_ATTR_PCI_BYTE_SWAP 0x00000000
  527. #define EBAR_ATTR_PCI_NO_SWAP 0x00000100
  528. #define EBAR_ATTR_PCI_BYTE_WORD_SWAP 0x00000200
  529. #define EBAR_ATTR_PCI_WORD_SWAP 0x00000300
  530. #define EBAR_ATTR_PCI_NO_SNOOP_NOT_ASSERT 0x00000000
  531. #define EBAR_ATTR_PCI_NO_SNOOP_ASSERT 0x00000400
  532. #define EBAR_ATTR_PCI_IO_SPACE 0x00000000
  533. #define EBAR_ATTR_PCI_MEMORY_SPACE 0x00000800
  534. #define EBAR_ATTR_PCI_REQ64_FORCE 0x00000000
  535. #define EBAR_ATTR_PCI_REQ64_SIZE 0x00001000
  536. /* CPU 60x bus or internal SRAM interface */
  537. #define EBAR_ATTR_CBS_SRAM_BLOCK0 0x00000000
  538. #define EBAR_ATTR_CBS_SRAM_BLOCK1 0x00000100
  539. #define EBAR_ATTR_CBS_SRAM 0x00000000
  540. #define EBAR_ATTR_CBS_CPU_BUS 0x00000800
  541. /* Window access control */
  542. #define EWIN_ACCESS_NOT_ALLOWED 0
  543. #define EWIN_ACCESS_READ_ONLY BIT0
  544. #define EWIN_ACCESS_FULL (BIT1 | BIT0)
  545. #define EWIN0_ACCESS_MASK 0x0003
  546. #define EWIN1_ACCESS_MASK 0x000C
  547. #define EWIN2_ACCESS_MASK 0x0030
  548. #define EWIN3_ACCESS_MASK 0x00C0
  549. /* typedefs */
  550. typedef enum _eth_port
  551. {
  552. ETH_0 = 0,
  553. ETH_1 = 1,
  554. ETH_2 = 2
  555. }ETH_PORT;
  556. typedef enum _eth_func_ret_status
  557. {
  558. ETH_OK, /* Returned as expected. */
  559. ETH_ERROR, /* Fundamental error. */
  560. ETH_RETRY, /* Could not process request. Try later. */
  561. ETH_END_OF_JOB, /* Ring has nothing to process. */
  562. ETH_QUEUE_FULL, /* Ring resource error. */
  563. ETH_QUEUE_LAST_RESOURCE /* Ring resources about to exhaust. */
  564. }ETH_FUNC_RET_STATUS;
  565. typedef enum _eth_queue
  566. {
  567. ETH_Q0 = 0,
  568. ETH_Q1 = 1,
  569. ETH_Q2 = 2,
  570. ETH_Q3 = 3,
  571. ETH_Q4 = 4,
  572. ETH_Q5 = 5,
  573. ETH_Q6 = 6,
  574. ETH_Q7 = 7
  575. } ETH_QUEUE;
  576. typedef enum _addr_win
  577. {
  578. ETH_WIN0,
  579. ETH_WIN1,
  580. ETH_WIN2,
  581. ETH_WIN3,
  582. ETH_WIN4,
  583. ETH_WIN5
  584. } ETH_ADDR_WIN;
  585. typedef enum _eth_target
  586. {
  587. ETH_TARGET_DRAM ,
  588. ETH_TARGET_DEVICE,
  589. ETH_TARGET_CBS ,
  590. ETH_TARGET_PCI0 ,
  591. ETH_TARGET_PCI1
  592. }ETH_TARGET;
  593. typedef struct _eth_rx_desc
  594. {
  595. unsigned short byte_cnt ; /* Descriptor buffer byte count */
  596. unsigned short buf_size ; /* Buffer size */
  597. unsigned int cmd_sts ; /* Descriptor command status */
  598. unsigned int next_desc_ptr; /* Next descriptor pointer */
  599. unsigned int buf_ptr ; /* Descriptor buffer pointer */
  600. unsigned int return_info ; /* User resource return information */
  601. } ETH_RX_DESC;
  602. typedef struct _eth_tx_desc
  603. {
  604. unsigned short byte_cnt ; /* Descriptor buffer byte count */
  605. unsigned short l4i_chk ; /* CPU provided TCP Checksum */
  606. unsigned int cmd_sts ; /* Descriptor command status */
  607. unsigned int next_desc_ptr; /* Next descriptor pointer */
  608. unsigned int buf_ptr ; /* Descriptor buffer pointer */
  609. unsigned int return_info ; /* User resource return information */
  610. } ETH_TX_DESC;
  611. /* Unified struct for Rx and Tx operations. The user is not required to */
  612. /* be familier with neither Tx nor Rx descriptors. */
  613. typedef struct _pkt_info
  614. {
  615. unsigned short byte_cnt ; /* Descriptor buffer byte count */
  616. unsigned short l4i_chk ; /* Tx CPU provided TCP Checksum */
  617. unsigned int cmd_sts ; /* Descriptor command status */
  618. unsigned int buf_ptr ; /* Descriptor buffer pointer */
  619. unsigned int return_info ; /* User resource return information */
  620. } PKT_INFO;
  621. typedef struct _eth_win_param
  622. {
  623. ETH_ADDR_WIN win; /* Window number. See ETH_ADDR_WIN enum */
  624. ETH_TARGET target; /* System targets. See ETH_TARGET enum */
  625. unsigned short attributes; /* BAR attributes. See above macros. */
  626. unsigned int base_addr; /* Window base address in unsigned int form */
  627. unsigned int high_addr; /* Window high address in unsigned int form */
  628. unsigned int size; /* Size in MBytes. Must be % 64Kbyte. */
  629. bool enable; /* Enable/disable access to the window. */
  630. unsigned short access_ctrl; /* Access ctrl register. see above macros */
  631. } ETH_WIN_PARAM;
  632. /* Ethernet port specific infomation */
  633. typedef struct _eth_port_ctrl
  634. {
  635. ETH_PORT port_num; /* User Ethernet port number */
  636. int port_phy_addr; /* User phy address of Ethrnet port */
  637. unsigned char port_mac_addr[6]; /* User defined port MAC address. */
  638. unsigned int port_config; /* User port configuration value */
  639. unsigned int port_config_extend; /* User port config extend value */
  640. unsigned int port_sdma_config; /* User port SDMA config value */
  641. unsigned int port_serial_control; /* User port serial control value */
  642. unsigned int port_tx_queue_command; /* Port active Tx queues summary */
  643. unsigned int port_rx_queue_command; /* Port active Rx queues summary */
  644. /* User function to cast virtual address to CPU bus address */
  645. unsigned int (*port_virt_to_phys)(unsigned int addr);
  646. /* User scratch pad for user specific data structures */
  647. void *port_private;
  648. bool rx_resource_err[MAX_RX_QUEUE_NUM]; /* Rx ring resource error flag */
  649. bool tx_resource_err[MAX_TX_QUEUE_NUM]; /* Tx ring resource error flag */
  650. /* Tx/Rx rings managment indexes fields. For driver use */
  651. /* Next available Rx resource */
  652. volatile ETH_RX_DESC *p_rx_curr_desc_q[MAX_RX_QUEUE_NUM];
  653. /* Returning Rx resource */
  654. volatile ETH_RX_DESC *p_rx_used_desc_q[MAX_RX_QUEUE_NUM];
  655. /* Next available Tx resource */
  656. volatile ETH_TX_DESC *p_tx_curr_desc_q[MAX_TX_QUEUE_NUM];
  657. /* Returning Tx resource */
  658. volatile ETH_TX_DESC *p_tx_used_desc_q[MAX_TX_QUEUE_NUM];
  659. /* An extra Tx index to support transmit of multiple buffers per packet */
  660. volatile ETH_TX_DESC *p_tx_first_desc_q[MAX_TX_QUEUE_NUM];
  661. /* Tx/Rx rings size and base variables fields. For driver use */
  662. volatile ETH_RX_DESC *p_rx_desc_area_base[MAX_RX_QUEUE_NUM];
  663. unsigned int rx_desc_area_size[MAX_RX_QUEUE_NUM];
  664. char *p_rx_buffer_base[MAX_RX_QUEUE_NUM];
  665. volatile ETH_TX_DESC *p_tx_desc_area_base[MAX_TX_QUEUE_NUM];
  666. unsigned int tx_desc_area_size[MAX_TX_QUEUE_NUM];
  667. char *p_tx_buffer_base[MAX_TX_QUEUE_NUM];
  668. } ETH_PORT_INFO;
  669. /* ethernet.h API list */
  670. /* Port operation control routines */
  671. static void eth_port_init (ETH_PORT_INFO *p_eth_port_ctrl);
  672. static void eth_port_reset(ETH_PORT eth_port_num);
  673. static bool eth_port_start(ETH_PORT_INFO *p_eth_port_ctrl);
  674. /* Port MAC address routines */
  675. static void eth_port_uc_addr_set (ETH_PORT eth_port_num,
  676. unsigned char *p_addr,
  677. ETH_QUEUE queue);
  678. #if 0 /* FIXME */
  679. static void eth_port_mc_addr (ETH_PORT eth_port_num,
  680. unsigned char *p_addr,
  681. ETH_QUEUE queue,
  682. int option);
  683. #endif
  684. /* PHY and MIB routines */
  685. static bool ethernet_phy_reset(ETH_PORT eth_port_num);
  686. static bool eth_port_write_smi_reg(ETH_PORT eth_port_num,
  687. unsigned int phy_reg,
  688. unsigned int value);
  689. static bool eth_port_read_smi_reg(ETH_PORT eth_port_num,
  690. unsigned int phy_reg,
  691. unsigned int* value);
  692. static void eth_clear_mib_counters(ETH_PORT eth_port_num);
  693. /* Port data flow control routines */
  694. static ETH_FUNC_RET_STATUS eth_port_send (ETH_PORT_INFO *p_eth_port_ctrl,
  695. ETH_QUEUE tx_queue,
  696. PKT_INFO *p_pkt_info);
  697. static ETH_FUNC_RET_STATUS eth_tx_return_desc(ETH_PORT_INFO *p_eth_port_ctrl,
  698. ETH_QUEUE tx_queue,
  699. PKT_INFO *p_pkt_info);
  700. static ETH_FUNC_RET_STATUS eth_port_receive (ETH_PORT_INFO *p_eth_port_ctrl,
  701. ETH_QUEUE rx_queue,
  702. PKT_INFO *p_pkt_info);
  703. static ETH_FUNC_RET_STATUS eth_rx_return_buff(ETH_PORT_INFO *p_eth_port_ctrl,
  704. ETH_QUEUE rx_queue,
  705. PKT_INFO *p_pkt_info);
  706. static bool ether_init_tx_desc_ring(ETH_PORT_INFO *p_eth_port_ctrl,
  707. ETH_QUEUE tx_queue,
  708. int tx_desc_num,
  709. int tx_buff_size,
  710. unsigned int tx_desc_base_addr,
  711. unsigned int tx_buff_base_addr);
  712. static bool ether_init_rx_desc_ring(ETH_PORT_INFO *p_eth_port_ctrl,
  713. ETH_QUEUE rx_queue,
  714. int rx_desc_num,
  715. int rx_buff_size,
  716. unsigned int rx_desc_base_addr,
  717. unsigned int rx_buff_base_addr);
  718. #endif /* MV64460_ETH_ */