inka4x0.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_INKA4X0 1 /* INKA4x0 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  36. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  37. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  38. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  39. #endif
  40. /*
  41. * Serial console configuration
  42. */
  43. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  44. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  45. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  46. /*
  47. * PCI Mapping:
  48. * 0x40000000 - 0x4fffffff - PCI Memory
  49. * 0x50000000 - 0x50ffffff - PCI IO Space
  50. */
  51. #define CONFIG_PCI 1
  52. #define CONFIG_PCI_PNP 1
  53. #define CONFIG_PCI_SCAN_SHOW 1
  54. #define CONFIG_PCI_MEM_BUS 0x40000000
  55. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  56. #define CONFIG_PCI_MEM_SIZE 0x10000000
  57. #define CONFIG_PCI_IO_BUS 0x50000000
  58. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  59. #define CONFIG_PCI_IO_SIZE 0x01000000
  60. #define CFG_XLB_PIPELINING 1
  61. /* Partitions */
  62. #define CONFIG_MAC_PARTITION
  63. #define CONFIG_DOS_PARTITION
  64. #define CONFIG_ISO_PARTITION
  65. /*
  66. * Supported commands
  67. */
  68. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  69. CFG_CMD_DHCP | \
  70. CFG_CMD_EXT2 | \
  71. CFG_CMD_FAT | \
  72. CFG_CMD_IDE | \
  73. CFG_CMD_NFS | \
  74. CFG_CMD_PCI | \
  75. CFG_CMD_SNTP | \
  76. CFG_CMD_USB )
  77. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  78. #include <cmd_confdefs.h>
  79. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  80. #if (TEXT_BASE == 0xFFE00000) /* Boot low */
  81. # define CFG_LOWBOOT 1
  82. #endif
  83. /*
  84. * Autobooting
  85. */
  86. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  87. #define CONFIG_PREBOOT "echo;" \
  88. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  89. "echo"
  90. #undef CONFIG_BOOTARGS
  91. #define CONFIG_EXTRA_ENV_SETTINGS \
  92. "netdev=eth0\0" \
  93. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  94. "nfsroot=$(serverip):$(rootpath)\0" \
  95. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  96. "addip=setenv bootargs $(bootargs) " \
  97. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  98. ":$(hostname):$(netdev):off panic=1\0" \
  99. "flash_nfs=run nfsargs addip;" \
  100. "bootm $(kernel_addr)\0" \
  101. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  102. "rootpath=/opt/eldk/ppc_82xx\0" \
  103. ""
  104. #define CONFIG_BOOTCOMMAND "run net_nfs"
  105. /*
  106. * IPB Bus clocking configuration.
  107. */
  108. #define CFG_IPBSPEED_133 /* define for 133MHz speed */
  109. /*
  110. * Flash configuration
  111. */
  112. #define CFG_FLASH_BASE 0xFFE00000
  113. #define CFG_FLASH_SIZE 0x00200000 /* 2 MByte */
  114. #define CFG_MAX_FLASH_SECT 35 /* max num of sects on one chip */
  115. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000) /* second sector */
  116. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  117. (= chip selects) */
  118. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  119. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  120. /*
  121. * Environment settings
  122. */
  123. #define CFG_ENV_IS_IN_FLASH 1
  124. #define CFG_ENV_SIZE 0x2000
  125. #define CFG_ENV_SECT_SIZE 0x2000
  126. #define CONFIG_ENV_OVERWRITE 1
  127. /*
  128. * Memory map
  129. */
  130. #define CFG_MBAR 0xF0000000
  131. #define CFG_SDRAM_BASE 0x00000000
  132. #define CFG_DEFAULT_MBAR 0x80000000
  133. #define CONFIG_MPC5200_DDR
  134. /* Use ON-Chip SRAM until RAM will be available */
  135. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  136. #ifdef CONFIG_POST
  137. /* preserve space for the post_word at end of on-chip SRAM */
  138. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  139. #else
  140. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  141. #endif
  142. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  143. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  144. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  145. #define CFG_MONITOR_BASE TEXT_BASE
  146. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  147. # define CFG_RAMBOOT 1
  148. #endif
  149. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  150. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  151. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  152. /*
  153. * Ethernet configuration
  154. */
  155. #define CONFIG_MPC5xxx_FEC 1
  156. /*
  157. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  158. */
  159. /* #define CONFIG_FEC_10MBIT 1 */
  160. #define CONFIG_PHY_ADDR 0x00
  161. /*
  162. * GPIO configuration
  163. *
  164. * use CS1 as gpio_wkup_6 output
  165. * Bit 0 (mask: 0x80000000): 0
  166. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  167. * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
  168. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
  169. * EEPROM
  170. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  171. * use PSC6_1 and PSC6_3 as GPIO: Bits 9:11 (mask: 0x07000000):
  172. * 011 -> PSC6 could not be used as UART or CODEC. IrDA still possible.
  173. */
  174. #define CFG_GPS_PORT_CONFIG 0x01001004
  175. /*
  176. * RTC configuration
  177. */
  178. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  179. /*
  180. * Miscellaneous configurable options
  181. */
  182. #define CFG_LONGHELP /* undef to save memory */
  183. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  184. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  185. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  186. #else
  187. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  188. #endif
  189. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  190. #define CFG_MAXARGS 16 /* max number of command args */
  191. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  192. /* Enable an alternate, more extensive memory test */
  193. #define CFG_ALT_MEMTEST
  194. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  195. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  196. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  197. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  198. /*
  199. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  200. * which is normally part of the default commands (CFV_CMD_DFL)
  201. */
  202. #define CONFIG_LOOPW
  203. /*
  204. * Various low-level settings
  205. */
  206. #if defined(CONFIG_MPC5200)
  207. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  208. #define CFG_HID0_FINAL HID0_ICE
  209. #else
  210. #define CFG_HID0_INIT 0
  211. #define CFG_HID0_FINAL 0
  212. #endif
  213. #define CFG_BOOTCS_START CFG_FLASH_BASE
  214. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  215. #define CFG_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
  216. #define CFG_CS0_START CFG_FLASH_BASE
  217. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  218. /* 32Mbit SRAM @0x30000000 */
  219. #define CFG_CS1_START 0x30000000
  220. #define CFG_CS1_SIZE 0x00400000
  221. #define CFG_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
  222. /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
  223. #define CFG_CS2_START 0x80000000
  224. #define CFG_CS2_SIZE 0x0001000
  225. #define CFG_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
  226. /* GPIO in @0x30400000 */
  227. #define CFG_CS3_START 0x30400000
  228. #define CFG_CS3_SIZE 0x00100000
  229. #define CFG_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
  230. #define CFG_CS_BURST 0x00000000
  231. #define CFG_CS_DEADCYCLE 0x33333333
  232. /*-----------------------------------------------------------------------
  233. * USB stuff
  234. *-----------------------------------------------------------------------
  235. */
  236. #define CONFIG_USB_OHCI
  237. #define CONFIG_USB_CLOCK 0x00015555
  238. #define CONFIG_USB_CONFIG 0x00001000
  239. #define CONFIG_USB_STORAGE
  240. /*-----------------------------------------------------------------------
  241. * IDE/ATA stuff Supports IDE harddisk
  242. *-----------------------------------------------------------------------
  243. */
  244. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  245. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  246. #undef CONFIG_IDE_LED /* LED for ide not supported */
  247. #define CONFIG_IDE_RESET /* reset for ide supported */
  248. #define CONFIG_IDE_PREINIT
  249. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  250. #define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  251. #define CFG_ATA_IDE0_OFFSET 0x0000
  252. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  253. #define CFG_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
  254. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET) /* Offset for normal register accesses */
  255. #define CFG_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
  256. #define CFG_ATA_STRIDE 4 /* Interval between registers */
  257. #define CONFIG_ATAPI 1
  258. #define CFG_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
  259. #endif /* __CONFIG_H */