canyonlands.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #include <common.h>
  21. #include <ppc440.h>
  22. #include <libfdt.h>
  23. #include <fdt_support.h>
  24. #include <i2c.h>
  25. #include <asm/processor.h>
  26. #include <asm/io.h>
  27. #include <asm/mmu.h>
  28. #include <asm/4xx_pcie.h>
  29. #include <asm/gpio.h>
  30. #include <asm/errno.h>
  31. extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
  32. DECLARE_GLOBAL_DATA_PTR;
  33. struct board_bcsr {
  34. u8 board_id;
  35. u8 cpld_rev;
  36. u8 led_user;
  37. u8 board_status;
  38. u8 reset_ctrl;
  39. u8 flash_ctrl;
  40. u8 eth_ctrl;
  41. u8 usb_ctrl;
  42. u8 irq_ctrl;
  43. };
  44. #define BOARD_CANYONLANDS_PCIE 1
  45. #define BOARD_CANYONLANDS_SATA 2
  46. #define BOARD_GLACIER 3
  47. #define BOARD_ARCHES 4
  48. /*
  49. * Override the default functions in arch/powerpc/cpu/ppc4xx/44x_spd_ddr2.c with
  50. * board specific values.
  51. */
  52. #if defined(CONFIG_ARCHES)
  53. u32 ddr_wrdtr(u32 default_val) {
  54. return (SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_0_DEG | 0x823);
  55. }
  56. #else
  57. u32 ddr_wrdtr(u32 default_val) {
  58. return (SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_180_DEG_ADV | 0x823);
  59. }
  60. u32 ddr_clktr(u32 default_val) {
  61. return (SDRAM_CLKTR_CLKP_90_DEG_ADV);
  62. }
  63. #endif
  64. #if defined(CONFIG_ARCHES)
  65. /*
  66. * FPGA read/write helper macros
  67. */
  68. static inline int board_fpga_read(int offset)
  69. {
  70. int data;
  71. data = in_8((void *)(CONFIG_SYS_FPGA_BASE + offset));
  72. return data;
  73. }
  74. static inline void board_fpga_write(int offset, int data)
  75. {
  76. out_8((void *)(CONFIG_SYS_FPGA_BASE + offset), data);
  77. }
  78. /*
  79. * CPLD read/write helper macros
  80. */
  81. static inline int board_cpld_read(int offset)
  82. {
  83. int data;
  84. out_8((void *)(CONFIG_SYS_CPLD_ADDR), offset);
  85. data = in_8((void *)(CONFIG_SYS_CPLD_DATA));
  86. return data;
  87. }
  88. static inline void board_cpld_write(int offset, int data)
  89. {
  90. out_8((void *)(CONFIG_SYS_CPLD_ADDR), offset);
  91. out_8((void *)(CONFIG_SYS_CPLD_DATA), data);
  92. }
  93. #else
  94. static int pvr_460ex(void)
  95. {
  96. u32 pvr = get_pvr();
  97. if ((pvr == PVR_460EX_RA) || (pvr == PVR_460EX_SE_RA) ||
  98. (pvr == PVR_460EX_RB))
  99. return 1;
  100. return 0;
  101. }
  102. #endif /* defined(CONFIG_ARCHES) */
  103. int board_early_init_f(void)
  104. {
  105. #if !defined(CONFIG_ARCHES)
  106. u32 sdr0_cust0;
  107. struct board_bcsr *bcsr_data =
  108. (struct board_bcsr *)CONFIG_SYS_BCSR_BASE;
  109. #endif
  110. /*
  111. * Setup the interrupt controller polarities, triggers, etc.
  112. */
  113. mtdcr(UIC0SR, 0xffffffff); /* clear all */
  114. mtdcr(UIC0ER, 0x00000000); /* disable all */
  115. mtdcr(UIC0CR, 0x00000005); /* ATI & UIC1 crit are critical */
  116. mtdcr(UIC0PR, 0xffffffff); /* per ref-board manual */
  117. mtdcr(UIC0TR, 0x00000000); /* per ref-board manual */
  118. mtdcr(UIC0VR, 0x00000000); /* int31 highest, base=0x000 */
  119. mtdcr(UIC0SR, 0xffffffff); /* clear all */
  120. mtdcr(UIC1SR, 0xffffffff); /* clear all */
  121. mtdcr(UIC1ER, 0x00000000); /* disable all */
  122. mtdcr(UIC1CR, 0x00000000); /* all non-critical */
  123. mtdcr(UIC1PR, 0xffffffff); /* per ref-board manual */
  124. mtdcr(UIC1TR, 0x00000000); /* per ref-board manual */
  125. mtdcr(UIC1VR, 0x00000000); /* int31 highest, base=0x000 */
  126. mtdcr(UIC1SR, 0xffffffff); /* clear all */
  127. mtdcr(UIC2SR, 0xffffffff); /* clear all */
  128. mtdcr(UIC2ER, 0x00000000); /* disable all */
  129. mtdcr(UIC2CR, 0x00000000); /* all non-critical */
  130. mtdcr(UIC2PR, 0xffffffff); /* per ref-board manual */
  131. mtdcr(UIC2TR, 0x00000000); /* per ref-board manual */
  132. mtdcr(UIC2VR, 0x00000000); /* int31 highest, base=0x000 */
  133. mtdcr(UIC2SR, 0xffffffff); /* clear all */
  134. mtdcr(UIC3SR, 0xffffffff); /* clear all */
  135. mtdcr(UIC3ER, 0x00000000); /* disable all */
  136. mtdcr(UIC3CR, 0x00000000); /* all non-critical */
  137. mtdcr(UIC3PR, 0xffffffff); /* per ref-board manual */
  138. mtdcr(UIC3TR, 0x00000000); /* per ref-board manual */
  139. mtdcr(UIC3VR, 0x00000000); /* int31 highest, base=0x000 */
  140. mtdcr(UIC3SR, 0xffffffff); /* clear all */
  141. #if !defined(CONFIG_ARCHES)
  142. /* SDR Setting - enable NDFC */
  143. mfsdr(SDR0_CUST0, sdr0_cust0);
  144. sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
  145. SDR0_CUST0_NDFC_ENABLE |
  146. SDR0_CUST0_NDFC_BW_8_BIT |
  147. SDR0_CUST0_NDFC_ARE_MASK |
  148. SDR0_CUST0_NDFC_BAC_ENCODE(3) |
  149. (0x80000000 >> (28 + CONFIG_SYS_NAND_CS));
  150. mtsdr(SDR0_CUST0, sdr0_cust0);
  151. #endif
  152. /*
  153. * Configure PFC (Pin Function Control) registers
  154. * UART0: 4 pins
  155. */
  156. mtsdr(SDR0_PFC1, 0x00040000);
  157. /* Enable PCI host functionality in SDR0_PCI0 */
  158. mtsdr(SDR0_PCI0, 0xe0000000);
  159. #if !defined(CONFIG_ARCHES)
  160. /* Enable ethernet and take out of reset */
  161. out_8(&bcsr_data->eth_ctrl, 0) ;
  162. /* Remove NOR-FLASH, NAND-FLASH & EEPROM hardware write protection */
  163. out_8(&bcsr_data->flash_ctrl, 0) ;
  164. mtsdr(SDR0_SRST1, 0); /* Pull AHB out of reset default=1 */
  165. /* Setup PLB4-AHB bridge based on the system address map */
  166. mtdcr(AHB_TOP, 0x8000004B);
  167. mtdcr(AHB_BOT, 0x8000004B);
  168. if (pvr_460ex()) {
  169. /*
  170. * Configure USB-STP pins as alternate and not GPIO
  171. * It seems to be neccessary to configure the STP pins as GPIO
  172. * input at powerup (perhaps while USB reset is asserted). So
  173. * we configure those pins to their "real" function now.
  174. */
  175. gpio_config(16, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1);
  176. gpio_config(19, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1);
  177. }
  178. #endif
  179. return 0;
  180. }
  181. #if defined(CONFIG_USB_OHCI_NEW) && defined(CONFIG_SYS_USB_OHCI_BOARD_INIT)
  182. int usb_board_init(void)
  183. {
  184. struct board_bcsr *bcsr_data =
  185. (struct board_bcsr *)CONFIG_SYS_BCSR_BASE;
  186. u8 val;
  187. /* Enable USB host & USB-OTG */
  188. val = in_8(&bcsr_data->usb_ctrl);
  189. val &= ~(BCSR_USBCTRL_OTG_RST | BCSR_USBCTRL_HOST_RST);
  190. out_8(&bcsr_data->usb_ctrl, val);
  191. return 0;
  192. }
  193. int usb_board_stop(void)
  194. {
  195. struct board_bcsr *bcsr_data =
  196. (struct board_bcsr *)CONFIG_SYS_BCSR_BASE;
  197. u8 val;
  198. /* Disable USB host & USB-OTG */
  199. val = in_8(&bcsr_data->usb_ctrl);
  200. val |= (BCSR_USBCTRL_OTG_RST | BCSR_USBCTRL_HOST_RST);
  201. out_8(&bcsr_data->usb_ctrl, val);
  202. return 0;
  203. }
  204. int usb_board_init_fail(void)
  205. {
  206. return usb_board_stop();
  207. }
  208. #endif /* CONFIG_USB_OHCI_NEW && CONFIG_SYS_USB_OHCI_BOARD_INIT */
  209. #if !defined(CONFIG_ARCHES)
  210. static void canyonlands_sata_init(int board_type)
  211. {
  212. u32 reg;
  213. if (board_type == BOARD_CANYONLANDS_SATA) {
  214. /* Put SATA in reset */
  215. SDR_WRITE(SDR0_SRST1, 0x00020001);
  216. /* Set the phy for SATA, not PCI-E port 0 */
  217. reg = SDR_READ(PESDR0_PHY_CTL_RST);
  218. SDR_WRITE(PESDR0_PHY_CTL_RST, (reg & 0xeffffffc) | 0x00000001);
  219. reg = SDR_READ(PESDR0_L0CLK);
  220. SDR_WRITE(PESDR0_L0CLK, (reg & 0xfffffff8) | 0x00000007);
  221. SDR_WRITE(PESDR0_L0CDRCTL, 0x00003111);
  222. SDR_WRITE(PESDR0_L0DRV, 0x00000104);
  223. /* Bring SATA out of reset */
  224. SDR_WRITE(SDR0_SRST1, 0x00000000);
  225. }
  226. }
  227. #endif /* !defined(CONFIG_ARCHES) */
  228. int get_cpu_num(void)
  229. {
  230. int cpu = NA_OR_UNKNOWN_CPU;
  231. #if defined(CONFIG_ARCHES)
  232. int cpu_num;
  233. cpu_num = board_fpga_read(0x3);
  234. /* sanity check; assume cpu numbering starts and increments from 0 */
  235. if ((cpu_num >= 0) && (cpu_num < CONFIG_BD_NUM_CPUS))
  236. cpu = cpu_num;
  237. #endif
  238. return cpu;
  239. }
  240. #if !defined(CONFIG_ARCHES)
  241. int checkboard(void)
  242. {
  243. struct board_bcsr *bcsr_data =
  244. (struct board_bcsr *)CONFIG_SYS_BCSR_BASE;
  245. char *s = getenv("serial#");
  246. if (pvr_460ex()) {
  247. printf("Board: Canyonlands - AMCC PPC460EX Evaluation Board");
  248. if (in_8(&bcsr_data->board_status) & BCSR_SELECT_PCIE)
  249. gd->board_type = BOARD_CANYONLANDS_PCIE;
  250. else
  251. gd->board_type = BOARD_CANYONLANDS_SATA;
  252. } else {
  253. printf("Board: Glacier - AMCC PPC460GT Evaluation Board");
  254. gd->board_type = BOARD_GLACIER;
  255. }
  256. switch (gd->board_type) {
  257. case BOARD_CANYONLANDS_PCIE:
  258. case BOARD_GLACIER:
  259. puts(", 2*PCIe");
  260. break;
  261. case BOARD_CANYONLANDS_SATA:
  262. puts(", 1*PCIe/1*SATA");
  263. break;
  264. }
  265. printf(", Rev. %X", in_8(&bcsr_data->cpld_rev));
  266. if (s != NULL) {
  267. puts(", serial# ");
  268. puts(s);
  269. }
  270. putc('\n');
  271. canyonlands_sata_init(gd->board_type);
  272. return (0);
  273. }
  274. #else /* defined(CONFIG_ARCHES) */
  275. int checkboard(void)
  276. {
  277. char *s = getenv("serial#");
  278. printf("Board: Arches - AMCC DUAL PPC460GT Reference Design\n");
  279. printf(" Revision %02x.%02x ",
  280. board_fpga_read(0x0), board_fpga_read(0x1));
  281. gd->board_type = BOARD_ARCHES;
  282. /* Only CPU0 has access to CPLD registers */
  283. if (get_cpu_num() == 0) {
  284. u8 cfg_sw = board_cpld_read(0x1);
  285. printf("(FPGA=%02x, CPLD=%02x)\n",
  286. board_fpga_read(0x2), board_cpld_read(0x0));
  287. printf(" Configuration Switch %d%d%d%d\n",
  288. ((cfg_sw >> 3) & 0x01),
  289. ((cfg_sw >> 2) & 0x01),
  290. ((cfg_sw >> 1) & 0x01),
  291. ((cfg_sw >> 0) & 0x01));
  292. } else
  293. printf("(FPGA=%02x, CPLD=xx)\n", board_fpga_read(0x2));
  294. if (s != NULL)
  295. printf(" Serial# %s\n", s);
  296. return 0;
  297. }
  298. #endif /* !defined(CONFIG_ARCHES) */
  299. #if defined(CONFIG_NAND_U_BOOT)
  300. /*
  301. * NAND booting U-Boot version uses a fixed initialization, since the whole
  302. * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
  303. * code.
  304. */
  305. phys_size_t initdram(int board_type)
  306. {
  307. return CONFIG_SYS_MBYTES_SDRAM << 20;
  308. }
  309. #endif
  310. #if defined(CONFIG_PCI)
  311. int board_pcie_first(void)
  312. {
  313. /*
  314. * Canyonlands with SATA enabled has only one PCIe slot
  315. * (2nd one).
  316. */
  317. if (gd->board_type == BOARD_CANYONLANDS_SATA)
  318. return 1;
  319. return 0;
  320. }
  321. #endif /* CONFIG_PCI */
  322. int board_early_init_r (void)
  323. {
  324. /*
  325. * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
  326. * boot EBC mapping only supports a maximum of 16MBytes
  327. * (4.ff00.0000 - 4.ffff.ffff).
  328. * To solve this problem, the FLASH has to get remapped to another
  329. * EBC address which accepts bigger regions:
  330. *
  331. * 0xfc00.0000 -> 4.cc00.0000
  332. */
  333. /* Remap the NOR FLASH to 0xcc00.0000 ... 0xcfff.ffff */
  334. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  335. mtebc(PB3CR, CONFIG_SYS_FLASH_BASE_PHYS_L | 0xda000);
  336. #else
  337. mtebc(PB0CR, CONFIG_SYS_FLASH_BASE_PHYS_L | 0xda000);
  338. #endif
  339. /* Remove TLB entry of boot EBC mapping */
  340. remove_tlb(CONFIG_SYS_BOOT_BASE_ADDR, 16 << 20);
  341. /* Add TLB entry for 0xfc00.0000 -> 0x4.cc00.0000 */
  342. program_tlb(CONFIG_SYS_FLASH_BASE_PHYS, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_SIZE,
  343. TLB_WORD2_I_ENABLE);
  344. /*
  345. * Now accessing of the whole 64Mbytes of NOR FLASH at virtual address
  346. * 0xfc00.0000 is possible
  347. */
  348. /*
  349. * Clear potential errors resulting from auto-calibration.
  350. * If not done, then we could get an interrupt later on when
  351. * exceptions are enabled.
  352. */
  353. set_mcsr(get_mcsr());
  354. return 0;
  355. }
  356. #if !defined(CONFIG_ARCHES)
  357. int misc_init_r(void)
  358. {
  359. u32 sdr0_srst1 = 0;
  360. u32 eth_cfg;
  361. u8 val;
  362. /*
  363. * Set EMAC mode/configuration (GMII, SGMII, RGMII...).
  364. * This is board specific, so let's do it here.
  365. */
  366. mfsdr(SDR0_ETH_CFG, eth_cfg);
  367. /* disable SGMII mode */
  368. eth_cfg &= ~(SDR0_ETH_CFG_SGMII2_ENABLE |
  369. SDR0_ETH_CFG_SGMII1_ENABLE |
  370. SDR0_ETH_CFG_SGMII0_ENABLE);
  371. /* Set the for 2 RGMII mode */
  372. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  373. eth_cfg &= ~SDR0_ETH_CFG_GMC0_BRIDGE_SEL;
  374. if (pvr_460ex())
  375. eth_cfg |= SDR0_ETH_CFG_GMC1_BRIDGE_SEL;
  376. else
  377. eth_cfg &= ~SDR0_ETH_CFG_GMC1_BRIDGE_SEL;
  378. mtsdr(SDR0_ETH_CFG, eth_cfg);
  379. /*
  380. * The AHB Bridge core is held in reset after power-on or reset
  381. * so enable it now
  382. */
  383. mfsdr(SDR0_SRST1, sdr0_srst1);
  384. sdr0_srst1 &= ~SDR0_SRST1_AHB;
  385. mtsdr(SDR0_SRST1, sdr0_srst1);
  386. /*
  387. * RTC/M41T62:
  388. * Disable square wave output: Batterie will be drained
  389. * quickly, when this output is not disabled
  390. */
  391. val = i2c_reg_read(CONFIG_SYS_I2C_RTC_ADDR, 0xa);
  392. val &= ~0x40;
  393. i2c_reg_write(CONFIG_SYS_I2C_RTC_ADDR, 0xa, val);
  394. return 0;
  395. }
  396. #else /* defined(CONFIG_ARCHES) */
  397. int misc_init_r(void)
  398. {
  399. u32 eth_cfg = 0;
  400. u32 eth_pll;
  401. u32 reg;
  402. /*
  403. * Set EMAC mode/configuration (GMII, SGMII, RGMII...).
  404. * This is board specific, so let's do it here.
  405. */
  406. /* enable SGMII mode */
  407. eth_cfg |= (SDR0_ETH_CFG_SGMII0_ENABLE |
  408. SDR0_ETH_CFG_SGMII1_ENABLE |
  409. SDR0_ETH_CFG_SGMII2_ENABLE);
  410. /* Set EMAC for MDIO */
  411. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  412. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  413. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  414. mtsdr(SDR0_ETH_CFG, eth_cfg);
  415. /* reset all SGMII interfaces */
  416. mfsdr(SDR0_SRST1, reg);
  417. reg |= (SDR0_SRST1_SGMII0 | SDR0_SRST1_SGMII1 | SDR0_SRST1_SGMII2);
  418. mtsdr(SDR0_SRST1, reg);
  419. mtsdr(SDR0_ETH_STS, 0xFFFFFFFF);
  420. mtsdr(SDR0_SRST1, 0x00000000);
  421. do {
  422. mfsdr(SDR0_ETH_PLL, eth_pll);
  423. } while (!(eth_pll & SDR0_ETH_PLL_PLLLOCK));
  424. return 0;
  425. }
  426. #endif /* !defined(CONFIG_ARCHES) */
  427. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  428. extern void __ft_board_setup(void *blob, bd_t *bd);
  429. void ft_board_setup(void *blob, bd_t *bd)
  430. {
  431. __ft_board_setup(blob, bd);
  432. if (gd->board_type == BOARD_CANYONLANDS_SATA) {
  433. /*
  434. * When SATA is selected we need to disable the first PCIe
  435. * node in the device tree, so that Linux doesn't initialize
  436. * it.
  437. */
  438. fdt_find_and_setprop(blob, "/plb/pciex@d00000000", "status",
  439. "disabled", sizeof("disabled"), 1);
  440. }
  441. if (gd->board_type == BOARD_CANYONLANDS_PCIE) {
  442. /*
  443. * When PCIe is selected we need to disable the SATA
  444. * node in the device tree, so that Linux doesn't initialize
  445. * it.
  446. */
  447. fdt_find_and_setprop(blob, "/plb/sata@bffd1000", "status",
  448. "disabled", sizeof("disabled"), 1);
  449. }
  450. }
  451. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */