kilauea.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. /*
  2. * Copyright (c) 2008 Nuovation System Designs, LLC
  3. * Grant Erickson <gerickson@nuovations.com>
  4. *
  5. * (C) Copyright 2007
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /************************************************************************
  27. * kilauea.h - configuration for AMCC Kilauea (405EX)
  28. ***********************************************************************/
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*-----------------------------------------------------------------------
  32. * High Level Configuration Options
  33. *----------------------------------------------------------------------*/
  34. #define CONFIG_KILAUEA 1 /* Board is Kilauea */
  35. #define CONFIG_4xx 1 /* ... PPC4xx family */
  36. #define CONFIG_405EX 1 /* Specifc 405EX support*/
  37. #define CONFIG_SYS_CLK_FREQ 33333333 /* ext frequency to pll */
  38. /*
  39. * Include common defines/options for all AMCC eval boards
  40. */
  41. #define CONFIG_HOSTNAME kilauea
  42. #include "amcc-common.h"
  43. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  44. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  45. #define CONFIG_BOARD_EMAC_COUNT
  46. /*-----------------------------------------------------------------------
  47. * Base addresses -- Note these are effective addresses where the
  48. * actual resources get mapped (not physical addresses)
  49. *----------------------------------------------------------------------*/
  50. #define CFG_FLASH_BASE 0xFC000000
  51. #define CFG_NAND_ADDR 0xF8000000
  52. #define CFG_FPGA_BASE 0xF0000000
  53. #define CFG_PERIPHERAL_BASE 0xEF600000 /* internal peripherals*/
  54. /*-----------------------------------------------------------------------
  55. * Initial RAM & Stack Pointer Configuration Options
  56. *
  57. * There are traditionally three options for the primordial
  58. * (i.e. initial) stack usage on the 405-series:
  59. *
  60. * 1) On-chip Memory (OCM) (i.e. SRAM)
  61. * 2) Data cache
  62. * 3) SDRAM
  63. *
  64. * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
  65. * the latter of which is less than desireable since it requires
  66. * setting up the SDRAM and ECC in assembly code.
  67. *
  68. * To use (2), define 'CFG_INIT_DCACHE_CS' to be an unused chip
  69. * select on the External Bus Controller (EBC) and then select a
  70. * value for 'CFG_INIT_RAM_ADDR' outside of the range of valid,
  71. * physical SDRAM. Otherwise, undefine 'CFG_INIT_DCACHE_CS' and
  72. * select a value for 'CFG_INIT_RAM_ADDR' within the range of valid,
  73. * physical SDRAM to use (3).
  74. *-----------------------------------------------------------------------*/
  75. #define CFG_INIT_DCACHE_CS 4
  76. #if defined(CFG_INIT_DCACHE_CS)
  77. #define CFG_INIT_RAM_ADDR (CFG_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
  78. #else
  79. #define CFG_INIT_RAM_ADDR (CFG_SDRAM_BASE + (32 << 20)) /* 32 MiB */
  80. #endif /* defined(CFG_INIT_DCACHE_CS) */
  81. #define CFG_INIT_RAM_END (4 << 10) /* 4 KiB */
  82. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  83. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  84. /*
  85. * If the data cache is being used for the primordial stack and global
  86. * data area, the POST word must be placed somewhere else. The General
  87. * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
  88. * its compare and mask register contents across reset, so it is used
  89. * for the POST word.
  90. */
  91. #if defined(CFG_INIT_DCACHE_CS)
  92. # define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  93. # define CFG_POST_ALT_WORD_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP6)
  94. #else
  95. # define CFG_INIT_EXTRA_SIZE 16
  96. # define CFG_INIT_SP_OFFSET (CFG_GBL_DATA_OFFSET - CFG_INIT_EXTRA_SIZE)
  97. # define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 4)
  98. # define CFG_OCM_DATA_ADDR CFG_INIT_RAM_ADDR
  99. #endif /* defined(CFG_INIT_DCACHE_CS) */
  100. /*-----------------------------------------------------------------------
  101. * Serial Port
  102. *----------------------------------------------------------------------*/
  103. #define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  104. /* define this if you want console on UART1 */
  105. #undef CONFIG_UART1_CONSOLE
  106. /*-----------------------------------------------------------------------
  107. * Environment
  108. *----------------------------------------------------------------------*/
  109. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  110. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  111. #else
  112. #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  113. #define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  114. #endif
  115. /*-----------------------------------------------------------------------
  116. * FLASH related
  117. *----------------------------------------------------------------------*/
  118. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  119. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  120. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  121. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  122. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  123. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  124. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  125. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  126. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  127. #ifdef CFG_ENV_IS_IN_FLASH
  128. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  129. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  130. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  131. /* Address and size of Redundant Environment Sector */
  132. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  133. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  134. #endif /* CFG_ENV_IS_IN_FLASH */
  135. /*
  136. * IPL (Initial Program Loader, integrated inside CPU)
  137. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  138. *
  139. * SPL (Secondary Program Loader)
  140. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  141. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  142. * controller and the NAND controller so that the special U-Boot image can be
  143. * loaded from NAND to SDRAM.
  144. *
  145. * NUB (NAND U-Boot)
  146. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  147. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  148. *
  149. * On 405EX the SPL is copied to SDRAM before the NAND controller is
  150. * set up. While still running from location 0xfffff000...0xffffffff the
  151. * NAND controller cannot be accessed since it is attached to CS0 too.
  152. */
  153. #define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  154. #define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  155. #define CFG_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
  156. #define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  157. #define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */
  158. #define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
  159. /*
  160. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  161. */
  162. #define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
  163. #define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
  164. /*
  165. * Now the NAND chip has to be defined (no autodetection used!)
  166. */
  167. #define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */
  168. #define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  169. #define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */
  170. #define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
  171. #define CFG_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
  172. #define CFG_NAND_ECCSIZE 256
  173. #define CFG_NAND_ECCBYTES 3
  174. #define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE)
  175. #define CFG_NAND_OOBSIZE 16
  176. #define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS)
  177. #define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
  178. #ifdef CFG_ENV_IS_IN_NAND
  179. /*
  180. * For NAND booting the environment is embedded in the U-Boot image. Please take
  181. * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
  182. */
  183. #define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
  184. #define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
  185. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
  186. #endif
  187. /*-----------------------------------------------------------------------
  188. * NAND FLASH
  189. *----------------------------------------------------------------------*/
  190. #define CFG_MAX_NAND_DEVICE 1
  191. #define NAND_MAX_CHIPS 1
  192. #define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
  193. #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  194. /*-----------------------------------------------------------------------
  195. * DDR SDRAM
  196. *----------------------------------------------------------------------*/
  197. #define CFG_MBYTES_SDRAM (256) /* 256MB */
  198. #define CFG_SDRAM0_MB0CF_BASE (( 0 << 20) + CFG_SDRAM_BASE)
  199. /* DDR1/2 SDRAM Device Control Register Data Values */
  200. #define CFG_SDRAM0_MB0CF ((CFG_SDRAM0_MB0CF_BASE >> 3) | \
  201. SDRAM_RXBAS_SDSZ_256MB | \
  202. SDRAM_RXBAS_SDAM_MODE7 | \
  203. SDRAM_RXBAS_SDBE_ENABLE)
  204. #define CFG_SDRAM0_MB1CF SDRAM_RXBAS_SDBE_DISABLE
  205. #define CFG_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
  206. #define CFG_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
  207. #define CFG_SDRAM0_MCOPT1 (SDRAM_MCOPT1_PMU_OPEN | \
  208. SDRAM_MCOPT1_8_BANKS | \
  209. SDRAM_MCOPT1_DDR2_TYPE | \
  210. SDRAM_MCOPT1_QDEP | \
  211. SDRAM_MCOPT1_DCOO_DISABLED)
  212. #define CFG_SDRAM0_MCOPT2 0x00000000
  213. #define CFG_SDRAM0_MODT0 (SDRAM_MODT_EB0W_ENABLE | \
  214. SDRAM_MODT_EB0R_ENABLE)
  215. #define CFG_SDRAM0_MODT1 0x00000000
  216. #define CFG_SDRAM0_CODT (SDRAM_CODT_RK0R_ON | \
  217. SDRAM_CODT_CKLZ_36OHM | \
  218. SDRAM_CODT_DQS_1_8_V_DDR2 | \
  219. SDRAM_CODT_IO_NMODE)
  220. #define CFG_SDRAM0_RTR SDRAM_RTR_RINT_ENCODE(1560)
  221. #define CFG_SDRAM0_INITPLR0 (SDRAM_INITPLR_ENABLE | \
  222. SDRAM_INITPLR_IMWT_ENCODE(80) | \
  223. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_NOP))
  224. #define CFG_SDRAM0_INITPLR1 (SDRAM_INITPLR_ENABLE | \
  225. SDRAM_INITPLR_IMWT_ENCODE(3) | \
  226. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
  227. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  228. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
  229. #define CFG_SDRAM0_INITPLR2 (SDRAM_INITPLR_ENABLE | \
  230. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  231. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  232. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR2) | \
  233. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR2_TEMP_COMMERCIAL))
  234. #define CFG_SDRAM0_INITPLR3 (SDRAM_INITPLR_ENABLE | \
  235. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  236. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  237. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR3) | \
  238. SDRAM_INITPLR_IMA_ENCODE(0))
  239. #define CFG_SDRAM0_INITPLR4 (SDRAM_INITPLR_ENABLE | \
  240. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  241. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  242. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  243. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_DQS_DISABLE | \
  244. JEDEC_MA_EMR_RTT_75OHM))
  245. #define CFG_SDRAM0_INITPLR5 (SDRAM_INITPLR_ENABLE | \
  246. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  247. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  248. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  249. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
  250. JEDEC_MA_MR_CL_DDR2_4_0_CLK | \
  251. JEDEC_MA_MR_BLEN_4 | \
  252. JEDEC_MA_MR_DLL_RESET))
  253. #define CFG_SDRAM0_INITPLR6 (SDRAM_INITPLR_ENABLE | \
  254. SDRAM_INITPLR_IMWT_ENCODE(3) | \
  255. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
  256. SDRAM_INITPLR_IBA_ENCODE(0x0) | \
  257. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
  258. #define CFG_SDRAM0_INITPLR7 (SDRAM_INITPLR_ENABLE | \
  259. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  260. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  261. #define CFG_SDRAM0_INITPLR8 (SDRAM_INITPLR_ENABLE | \
  262. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  263. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  264. #define CFG_SDRAM0_INITPLR9 (SDRAM_INITPLR_ENABLE | \
  265. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  266. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  267. #define CFG_SDRAM0_INITPLR10 (SDRAM_INITPLR_ENABLE | \
  268. SDRAM_INITPLR_IMWT_ENCODE(26) | \
  269. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
  270. #define CFG_SDRAM0_INITPLR11 (SDRAM_INITPLR_ENABLE | \
  271. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  272. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  273. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
  274. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
  275. JEDEC_MA_MR_CL_DDR2_4_0_CLK | \
  276. JEDEC_MA_MR_BLEN_4))
  277. #define CFG_SDRAM0_INITPLR12 (SDRAM_INITPLR_ENABLE | \
  278. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  279. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  280. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  281. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_ENTER | \
  282. JEDEC_MA_EMR_RDQS_DISABLE | \
  283. JEDEC_MA_EMR_DQS_DISABLE | \
  284. JEDEC_MA_EMR_RTT_DISABLED | \
  285. JEDEC_MA_EMR_ODS_NORMAL))
  286. #define CFG_SDRAM0_INITPLR13 (SDRAM_INITPLR_ENABLE | \
  287. SDRAM_INITPLR_IMWT_ENCODE(2) | \
  288. SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
  289. SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
  290. SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_EXIT | \
  291. JEDEC_MA_EMR_RDQS_DISABLE | \
  292. JEDEC_MA_EMR_DQS_DISABLE | \
  293. JEDEC_MA_EMR_RTT_DISABLED | \
  294. JEDEC_MA_EMR_ODS_NORMAL))
  295. #define CFG_SDRAM0_INITPLR14 (SDRAM_INITPLR_DISABLE)
  296. #define CFG_SDRAM0_INITPLR15 (SDRAM_INITPLR_DISABLE)
  297. #define CFG_SDRAM0_RQDC (SDRAM_RQDC_RQDE_ENABLE | \
  298. SDRAM_RQDC_RQFD_ENCODE(56))
  299. #define CFG_SDRAM0_RFDC SDRAM_RFDC_RFFD_ENCODE(521)
  300. #define CFG_SDRAM0_RDCC (SDRAM_RDCC_RDSS_T2)
  301. #define CFG_SDRAM0_DLCR (SDRAM_DLCR_DCLM_AUTO | \
  302. SDRAM_DLCR_DLCS_CONT_DONE | \
  303. SDRAM_DLCR_DLCV_ENCODE(165))
  304. #define CFG_SDRAM0_CLKTR (SDRAM_CLKTR_CLKP_180_DEG_ADV)
  305. #define CFG_SDRAM0_WRDTR 0x00000000
  306. #define CFG_SDRAM0_SDTR1 (SDRAM_SDTR1_LDOF_2_CLK | \
  307. SDRAM_SDTR1_RTW_2_CLK | \
  308. SDRAM_SDTR1_RTRO_1_CLK)
  309. #define CFG_SDRAM0_SDTR2 (SDRAM_SDTR2_RCD_3_CLK | \
  310. SDRAM_SDTR2_WTR_2_CLK | \
  311. SDRAM_SDTR2_XSNR_32_CLK | \
  312. SDRAM_SDTR2_WPC_4_CLK | \
  313. SDRAM_SDTR2_RPC_2_CLK | \
  314. SDRAM_SDTR2_RP_3_CLK | \
  315. SDRAM_SDTR2_RRD_2_CLK)
  316. #define CFG_SDRAM0_SDTR3 (SDRAM_SDTR3_RAS_ENCODE(8) | \
  317. SDRAM_SDTR3_RC_ENCODE(11) | \
  318. SDRAM_SDTR3_XCS | \
  319. SDRAM_SDTR3_RFC_ENCODE(26))
  320. #define CFG_SDRAM0_MMODE (SDRAM_MMODE_WR_DDR2_3_CYC | \
  321. SDRAM_MMODE_DCL_DDR2_4_0_CLK | \
  322. SDRAM_MMODE_BLEN_4)
  323. #define CFG_SDRAM0_MEMODE (SDRAM_MEMODE_DQS_DISABLE | \
  324. SDRAM_MEMODE_RTT_75OHM)
  325. /*-----------------------------------------------------------------------
  326. * I2C
  327. *----------------------------------------------------------------------*/
  328. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  329. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
  330. #define CFG_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
  331. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  332. /* Standard DTT sensor configuration */
  333. #define CONFIG_DTT_DS1775 1
  334. #define CONFIG_DTT_SENSORS { 0 }
  335. #define CFG_I2C_DTT_ADDR 0x48
  336. /* RTC configuration */
  337. #define CONFIG_RTC_DS1338 1
  338. #define CFG_I2C_RTC_ADDR 0x68
  339. /*-----------------------------------------------------------------------
  340. * Ethernet
  341. *----------------------------------------------------------------------*/
  342. #define CONFIG_M88E1111_PHY 1
  343. #define CONFIG_IBM_EMAC4_V4 1
  344. #define CONFIG_EMAC_PHY_MODE EMAC_PHY_MODE_RGMII_RGMII
  345. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  346. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  347. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  348. #define CONFIG_HAS_ETH0 1
  349. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  350. #define CONFIG_PHY1_ADDR 2
  351. /*
  352. * Default environment variables
  353. */
  354. #define CONFIG_EXTRA_ENV_SETTINGS \
  355. CONFIG_AMCC_DEF_ENV \
  356. CONFIG_AMCC_DEF_ENV_POWERPC \
  357. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  358. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  359. CONFIG_AMCC_DEF_ENV_NAND_UPD \
  360. "logversion=2\0" \
  361. "kernel_addr=fc000000\0" \
  362. "fdt_addr=fc1e0000\0" \
  363. "ramdisk_addr=fc200000\0" \
  364. "pciconfighost=1\0" \
  365. "pcie_mode=RP:RP\0" \
  366. ""
  367. /*
  368. * Commands additional to the ones defined in amcc-common.h
  369. */
  370. #define CONFIG_CMD_DATE
  371. #define CONFIG_CMD_LOG
  372. #define CONFIG_CMD_NAND
  373. #define CONFIG_CMD_PCI
  374. #define CONFIG_CMD_SNTP
  375. /* POST support */
  376. #define CONFIG_POST (CFG_POST_CACHE | \
  377. CFG_POST_CPU | \
  378. CFG_POST_ETHER | \
  379. CFG_POST_I2C | \
  380. CFG_POST_MEMORY | \
  381. CFG_POST_UART)
  382. /* Define here the base-addresses of the UARTs to test in POST */
  383. #define CFG_POST_UART_TABLE {UART0_BASE, UART1_BASE}
  384. #define CONFIG_LOGBUFFER
  385. #define CFG_POST_CACHE_ADDR 0x00800000 /* free virtual address */
  386. #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  387. /*-----------------------------------------------------------------------
  388. * PCI stuff
  389. *----------------------------------------------------------------------*/
  390. #define CONFIG_PCI /* include pci support */
  391. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  392. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  393. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  394. /*-----------------------------------------------------------------------
  395. * PCIe stuff
  396. *----------------------------------------------------------------------*/
  397. #define CFG_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
  398. #define CFG_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
  399. #define CFG_PCIE0_CFGBASE 0xa0000000 /* remote access */
  400. #define CFG_PCIE0_XCFGBASE 0xb0000000 /* local access */
  401. #define CFG_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
  402. #define CFG_PCIE1_CFGBASE 0xc0000000 /* remote access */
  403. #define CFG_PCIE1_XCFGBASE 0xd0000000 /* local access */
  404. #define CFG_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
  405. #define CFG_PCIE0_UTLBASE 0xef502000
  406. #define CFG_PCIE1_UTLBASE 0xef503000
  407. /* base address of inbound PCIe window */
  408. #define CFG_PCIE_INBOUND_BASE 0x0000000000000000ULL
  409. /*-----------------------------------------------------------------------
  410. * External Bus Controller (EBC) Setup
  411. *----------------------------------------------------------------------*/
  412. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  413. /* booting from NAND, so NAND chips select has to be on CS 0 */
  414. #define CFG_NAND_CS 0 /* NAND chip connected to CSx */
  415. /* Memory Bank 1 (NOR-FLASH) initialization */
  416. #define CFG_EBC_PB1AP 0x05806500
  417. #define CFG_EBC_PB1CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
  418. /* Memory Bank 0 (NAND-FLASH) initialization */
  419. #define CFG_EBC_PB0AP 0x018003c0
  420. #define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1e000)
  421. #else
  422. #define CFG_NAND_CS 1 /* NAND chip connected to CSx */
  423. /* Memory Bank 0 (NOR-FLASH) initialization */
  424. #define CFG_EBC_PB0AP 0x05806500
  425. #define CFG_EBC_PB0CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
  426. /* Memory Bank 1 (NAND-FLASH) initialization */
  427. #define CFG_EBC_PB1AP 0x018003c0
  428. #define CFG_EBC_PB1CR (CFG_NAND_ADDR | 0x1e000)
  429. #endif
  430. /* Memory Bank 2 (FPGA) initialization */
  431. #define CFG_EBC_PB2AP 0x9400C800
  432. #define CFG_EBC_PB2CR (CFG_FPGA_BASE | 0x18000)
  433. #define CFG_EBC_CFG 0x7FC00000 /* EBC0_CFG */
  434. /*-----------------------------------------------------------------------
  435. * GPIO Setup
  436. *----------------------------------------------------------------------*/
  437. #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  438. { \
  439. /* GPIO Core 0 */ \
  440. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
  441. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
  442. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
  443. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
  444. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
  445. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
  446. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
  447. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
  448. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
  449. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
  450. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
  451. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
  452. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
  453. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
  454. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
  455. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
  456. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
  457. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
  458. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
  459. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
  460. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
  461. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
  462. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
  463. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
  464. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
  465. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
  466. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
  467. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
  468. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO28 */ \
  469. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
  470. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
  471. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
  472. } \
  473. }
  474. /*-----------------------------------------------------------------------
  475. * Some Kilauea stuff..., mainly fpga registers
  476. */
  477. #define CFG_FPGA_REG_BASE CFG_FPGA_BASE
  478. #define CFG_FPGA_FIFO_BASE (in32(CFG_FPGA_BASE) | (1 << 10))
  479. /* interrupt */
  480. #define CFG_FPGA_SLIC0_R_DPRAM_INT 0x80000000
  481. #define CFG_FPGA_SLIC0_W_DPRAM_INT 0x40000000
  482. #define CFG_FPGA_SLIC1_R_DPRAM_INT 0x20000000
  483. #define CFG_FPGA_SLIC1_W_DPRAM_INT 0x10000000
  484. #define CFG_FPGA_PHY0_INT 0x08000000
  485. #define CFG_FPGA_PHY1_INT 0x04000000
  486. #define CFG_FPGA_SLIC0_INT 0x02000000
  487. #define CFG_FPGA_SLIC1_INT 0x01000000
  488. /* DPRAM setting */
  489. /* 00: 32B; 01: 64B; 10: 128B; 11: 256B */
  490. #define CFG_FPGA_DPRAM_R_INT_LINE 0x00400000 /* 64 B */
  491. #define CFG_FPGA_DPRAM_W_INT_LINE 0x00100000 /* 64 B */
  492. #define CFG_FPGA_DPRAM_RW_TYPE 0x00080000
  493. #define CFG_FPGA_DPRAM_RST 0x00040000
  494. #define CFG_FPGA_UART0_FO 0x00020000
  495. #define CFG_FPGA_UART1_FO 0x00010000
  496. /* loopback */
  497. #define CFG_FPGA_CHIPSIDE_LOOPBACK 0x00004000
  498. #define CFG_FPGA_LINESIDE_LOOPBACK 0x00008000
  499. #define CFG_FPGA_SLIC0_ENABLE 0x00002000
  500. #define CFG_FPGA_SLIC1_ENABLE 0x00001000
  501. #define CFG_FPGA_SLIC0_CS 0x00000800
  502. #define CFG_FPGA_SLIC1_CS 0x00000400
  503. #define CFG_FPGA_USER_LED0 0x00000200
  504. #define CFG_FPGA_USER_LED1 0x00000100
  505. #endif /* __CONFIG_H */