canyonlands.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #include <common.h>
  21. #include <ppc440.h>
  22. #include <libfdt.h>
  23. #include <fdt_support.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <asm/mmu.h>
  27. #include <asm/4xx_pcie.h>
  28. #include <asm/gpio.h>
  29. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  30. DECLARE_GLOBAL_DATA_PTR;
  31. #define CFG_BCSR3_PCIE 0x10
  32. #define BOARD_CANYONLANDS_PCIE 1
  33. #define BOARD_CANYONLANDS_SATA 2
  34. #define BOARD_GLACIER 3
  35. int board_early_init_f(void)
  36. {
  37. u32 sdr0_cust0;
  38. u32 pvr = get_pvr();
  39. /*
  40. * Setup the interrupt controller polarities, triggers, etc.
  41. */
  42. mtdcr(uic0sr, 0xffffffff); /* clear all */
  43. mtdcr(uic0er, 0x00000000); /* disable all */
  44. mtdcr(uic0cr, 0x00000005); /* ATI & UIC1 crit are critical */
  45. mtdcr(uic0pr, 0xffffffff); /* per ref-board manual */
  46. mtdcr(uic0tr, 0x00000000); /* per ref-board manual */
  47. mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 */
  48. mtdcr(uic0sr, 0xffffffff); /* clear all */
  49. mtdcr(uic1sr, 0xffffffff); /* clear all */
  50. mtdcr(uic1er, 0x00000000); /* disable all */
  51. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  52. mtdcr(uic1pr, 0xffffffff); /* per ref-board manual */
  53. mtdcr(uic1tr, 0x00000000); /* per ref-board manual */
  54. mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 */
  55. mtdcr(uic1sr, 0xffffffff); /* clear all */
  56. mtdcr(uic2sr, 0xffffffff); /* clear all */
  57. mtdcr(uic2er, 0x00000000); /* disable all */
  58. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  59. mtdcr(uic2pr, 0xffffffff); /* per ref-board manual */
  60. mtdcr(uic2tr, 0x00000000); /* per ref-board manual */
  61. mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 */
  62. mtdcr(uic2sr, 0xffffffff); /* clear all */
  63. mtdcr(uic3sr, 0xffffffff); /* clear all */
  64. mtdcr(uic3er, 0x00000000); /* disable all */
  65. mtdcr(uic3cr, 0x00000000); /* all non-critical */
  66. mtdcr(uic3pr, 0xffffffff); /* per ref-board manual */
  67. mtdcr(uic3tr, 0x00000000); /* per ref-board manual */
  68. mtdcr(uic3vr, 0x00000000); /* int31 highest, base=0x000 */
  69. mtdcr(uic3sr, 0xffffffff); /* clear all */
  70. /* SDR Setting - enable NDFC */
  71. mfsdr(SDR0_CUST0, sdr0_cust0);
  72. sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
  73. SDR0_CUST0_NDFC_ENABLE |
  74. SDR0_CUST0_NDFC_BW_8_BIT |
  75. SDR0_CUST0_NDFC_ARE_MASK |
  76. SDR0_CUST0_NDFC_BAC_ENCODE(3) |
  77. (0x80000000 >> (28 + CFG_NAND_CS));
  78. mtsdr(SDR0_CUST0, sdr0_cust0);
  79. /*
  80. * Configure PFC (Pin Function Control) registers
  81. * UART0: 4 pins
  82. */
  83. mtsdr(SDR0_PFC1, 0x00040000);
  84. /* Enable PCI host functionality in SDR0_PCI0 */
  85. mtsdr(SDR0_PCI0, 0xe0000000);
  86. /* Enable ethernet and take out of reset */
  87. out_8((void *)CFG_BCSR_BASE + 6, 0);
  88. /* Remove NOR-FLASH, NAND-FLASH & EEPROM hardware write protection */
  89. out_8((void *)CFG_BCSR_BASE + 5, 0);
  90. /* Enable USB host & USB-OTG */
  91. out_8((void *)CFG_BCSR_BASE + 7, 0);
  92. mtsdr(SDR0_SRST1, 0); /* Pull AHB out of reset default=1 */
  93. /* Setup PLB4-AHB bridge based on the system address map */
  94. mtdcr(AHB_TOP, 0x8000004B);
  95. mtdcr(AHB_BOT, 0x8000004B);
  96. if ((pvr == PVR_460EX_RA) || (pvr == PVR_460EX_SE_RA)) {
  97. /*
  98. * Configure USB-STP pins as alternate and not GPIO
  99. * It seems to be neccessary to configure the STP pins as GPIO
  100. * input at powerup (perhaps while USB reset is asserted). So
  101. * we configure those pins to their "real" function now.
  102. */
  103. gpio_config(16, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1);
  104. gpio_config(19, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1);
  105. }
  106. return 0;
  107. }
  108. static void canyonlands_sata_init(int board_type)
  109. {
  110. u32 reg;
  111. if (board_type == BOARD_CANYONLANDS_SATA) {
  112. /* Put SATA in reset */
  113. SDR_WRITE(SDR0_SRST1, 0x00020001);
  114. /* Set the phy for SATA, not PCI-E port 0 */
  115. reg = SDR_READ(PESDR0_PHY_CTL_RST);
  116. SDR_WRITE(PESDR0_PHY_CTL_RST, (reg & 0xeffffffc) | 0x00000001);
  117. reg = SDR_READ(PESDR0_L0CLK);
  118. SDR_WRITE(PESDR0_L0CLK, (reg & 0xfffffff8) | 0x00000007);
  119. SDR_WRITE(PESDR0_L0CDRCTL, 0x00003111);
  120. SDR_WRITE(PESDR0_L0DRV, 0x00000104);
  121. /* Bring SATA out of reset */
  122. SDR_WRITE(SDR0_SRST1, 0x00000000);
  123. }
  124. }
  125. int checkboard(void)
  126. {
  127. char *s = getenv("serial#");
  128. u32 pvr = get_pvr();
  129. if ((pvr == PVR_460GT_RA) || (pvr == PVR_460GT_SE_RA)) {
  130. printf("Board: Glacier - AMCC PPC460GT Evaluation Board");
  131. gd->board_type = BOARD_GLACIER;
  132. } else {
  133. printf("Board: Canyonlands - AMCC PPC460EX Evaluation Board");
  134. if (in_8((void *)(CFG_BCSR_BASE + 3)) & CFG_BCSR3_PCIE)
  135. gd->board_type = BOARD_CANYONLANDS_PCIE;
  136. else
  137. gd->board_type = BOARD_CANYONLANDS_SATA;
  138. }
  139. switch (gd->board_type) {
  140. case BOARD_CANYONLANDS_PCIE:
  141. case BOARD_GLACIER:
  142. puts(", 2*PCIe");
  143. break;
  144. case BOARD_CANYONLANDS_SATA:
  145. puts(", 1*PCIe/1*SATA");
  146. break;
  147. }
  148. printf(", Rev. %X", in_8((void *)(CFG_BCSR_BASE + 0)));
  149. if (s != NULL) {
  150. puts(", serial# ");
  151. puts(s);
  152. }
  153. putc('\n');
  154. canyonlands_sata_init(gd->board_type);
  155. return (0);
  156. }
  157. /*
  158. * Override the default functions in cpu/ppc4xx/44x_spd_ddr2.c with
  159. * board specific values.
  160. */
  161. u32 ddr_wrdtr(u32 default_val) {
  162. return (SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_180_DEG_ADV | 0x823);
  163. }
  164. u32 ddr_clktr(u32 default_val) {
  165. return (SDRAM_CLKTR_CLKP_90_DEG_ADV);
  166. }
  167. #if defined(CONFIG_NAND_U_BOOT)
  168. /*
  169. * NAND booting U-Boot version uses a fixed initialization, since the whole
  170. * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
  171. * code.
  172. */
  173. long int initdram(int board_type)
  174. {
  175. return CFG_MBYTES_SDRAM << 20;
  176. }
  177. #endif
  178. /*
  179. * pci_target_init
  180. *
  181. * The bootstrap configuration provides default settings for the pci
  182. * inbound map (PIM). But the bootstrap config choices are limited and
  183. * may not be sufficient for a given board.
  184. */
  185. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  186. void pci_target_init(struct pci_controller * hose )
  187. {
  188. /*
  189. * Disable everything
  190. */
  191. out_le32((void *)PCIX0_PIM0SA, 0); /* disable */
  192. out_le32((void *)PCIX0_PIM1SA, 0); /* disable */
  193. out_le32((void *)PCIX0_PIM2SA, 0); /* disable */
  194. out_le32((void *)PCIX0_EROMBA, 0); /* disable expansion rom */
  195. /*
  196. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440
  197. * strapping options to not support sizes such as 128/256 MB.
  198. */
  199. out_le32((void *)PCIX0_PIM0LAL, CFG_SDRAM_BASE);
  200. out_le32((void *)PCIX0_PIM0LAH, 0);
  201. out_le32((void *)PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1);
  202. out_le32((void *)PCIX0_BAR0, 0);
  203. /*
  204. * Program the board's subsystem id/vendor id
  205. */
  206. out_le16((void *)PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID);
  207. out_le16((void *)PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID);
  208. out_le16((void *)PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY);
  209. }
  210. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  211. #if defined(CONFIG_PCI)
  212. /*
  213. * is_pci_host
  214. *
  215. * This routine is called to determine if a pci scan should be
  216. * performed. With various hardware environments (especially cPCI and
  217. * PPMC) it's insufficient to depend on the state of the arbiter enable
  218. * bit in the strap register, or generic host/adapter assumptions.
  219. *
  220. * Rather than hard-code a bad assumption in the general 440 code, the
  221. * 440 pci code requires the board to decide at runtime.
  222. *
  223. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  224. */
  225. int is_pci_host(struct pci_controller *hose)
  226. {
  227. /* Board is always configured as host. */
  228. return (1);
  229. }
  230. static struct pci_controller pcie_hose[2] = {{0},{0}};
  231. void pcie_setup_hoses(int busno)
  232. {
  233. struct pci_controller *hose;
  234. int i, bus;
  235. int ret = 0;
  236. char *env;
  237. unsigned int delay;
  238. int start;
  239. /*
  240. * assume we're called after the PCIX hose is initialized, which takes
  241. * bus ID 0 and therefore start numbering PCIe's from 1.
  242. */
  243. bus = busno;
  244. /*
  245. * Canyonlands with SATA enabled has only one PCIe slot
  246. * (2nd one).
  247. */
  248. if (gd->board_type == BOARD_CANYONLANDS_SATA)
  249. start = 1;
  250. else
  251. start = 0;
  252. for (i = start; i <= 1; i++) {
  253. if (is_end_point(i))
  254. ret = ppc4xx_init_pcie_endport(i);
  255. else
  256. ret = ppc4xx_init_pcie_rootport(i);
  257. if (ret) {
  258. printf("PCIE%d: initialization as %s failed\n", i,
  259. is_end_point(i) ? "endpoint" : "root-complex");
  260. continue;
  261. }
  262. hose = &pcie_hose[i];
  263. hose->first_busno = bus;
  264. hose->last_busno = bus;
  265. hose->current_busno = bus;
  266. /* setup mem resource */
  267. pci_set_region(hose->regions + 0,
  268. CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
  269. CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
  270. CFG_PCIE_MEMSIZE,
  271. PCI_REGION_MEM);
  272. hose->region_count = 1;
  273. pci_register_hose(hose);
  274. if (is_end_point(i)) {
  275. ppc4xx_setup_pcie_endpoint(hose, i);
  276. /*
  277. * Reson for no scanning is endpoint can not generate
  278. * upstream configuration accesses.
  279. */
  280. } else {
  281. ppc4xx_setup_pcie_rootpoint(hose, i);
  282. env = getenv ("pciscandelay");
  283. if (env != NULL) {
  284. delay = simple_strtoul(env, NULL, 10);
  285. if (delay > 5)
  286. printf("Warning, expect noticable delay before "
  287. "PCIe scan due to 'pciscandelay' value!\n");
  288. mdelay(delay * 1000);
  289. }
  290. /*
  291. * Config access can only go down stream
  292. */
  293. hose->last_busno = pci_hose_scan(hose);
  294. bus = hose->last_busno + 1;
  295. }
  296. }
  297. }
  298. #endif /* CONFIG_PCI */
  299. int board_early_init_r (void)
  300. {
  301. /*
  302. * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
  303. * boot EBC mapping only supports a maximum of 16MBytes
  304. * (4.ff00.0000 - 4.ffff.ffff).
  305. * To solve this problem, the FLASH has to get remapped to another
  306. * EBC address which accepts bigger regions:
  307. *
  308. * 0xfc00.0000 -> 4.cc00.0000
  309. */
  310. /* Remap the NOR FLASH to 0xcc00.0000 ... 0xcfff.ffff */
  311. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  312. mtebc(pb3cr, CFG_FLASH_BASE_PHYS_L | 0xda000);
  313. #else
  314. mtebc(pb0cr, CFG_FLASH_BASE_PHYS_L | 0xda000);
  315. #endif
  316. /* Remove TLB entry of boot EBC mapping */
  317. remove_tlb(CFG_BOOT_BASE_ADDR, 16 << 20);
  318. /* Add TLB entry for 0xfc00.0000 -> 0x4.cc00.0000 */
  319. program_tlb(CFG_FLASH_BASE_PHYS, CFG_FLASH_BASE, CFG_FLASH_SIZE,
  320. TLB_WORD2_I_ENABLE);
  321. /*
  322. * Now accessing of the whole 64Mbytes of NOR FLASH at virtual address
  323. * 0xfc00.0000 is possible
  324. */
  325. /*
  326. * Clear potential errors resulting from auto-calibration.
  327. * If not done, then we could get an interrupt later on when
  328. * exceptions are enabled.
  329. */
  330. set_mcsr(get_mcsr());
  331. return 0;
  332. }
  333. int misc_init_r(void)
  334. {
  335. u32 sdr0_srst1 = 0;
  336. u32 eth_cfg;
  337. u32 pvr = get_pvr();
  338. /*
  339. * Set EMAC mode/configuration (GMII, SGMII, RGMII...).
  340. * This is board specific, so let's do it here.
  341. */
  342. mfsdr(SDR0_ETH_CFG, eth_cfg);
  343. /* disable SGMII mode */
  344. eth_cfg &= ~(SDR0_ETH_CFG_SGMII2_ENABLE |
  345. SDR0_ETH_CFG_SGMII1_ENABLE |
  346. SDR0_ETH_CFG_SGMII0_ENABLE);
  347. /* Set the for 2 RGMII mode */
  348. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  349. eth_cfg &= ~SDR0_ETH_CFG_GMC0_BRIDGE_SEL;
  350. if ((pvr == PVR_460EX_RA) || (pvr == PVR_460EX_SE_RA))
  351. eth_cfg |= SDR0_ETH_CFG_GMC1_BRIDGE_SEL;
  352. else
  353. eth_cfg &= ~SDR0_ETH_CFG_GMC1_BRIDGE_SEL;
  354. mtsdr(SDR0_ETH_CFG, eth_cfg);
  355. /*
  356. * The AHB Bridge core is held in reset after power-on or reset
  357. * so enable it now
  358. */
  359. mfsdr(SDR0_SRST1, sdr0_srst1);
  360. sdr0_srst1 &= ~SDR0_SRST1_AHB;
  361. mtsdr(SDR0_SRST1, sdr0_srst1);
  362. return 0;
  363. }
  364. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  365. void ft_board_setup(void *blob, bd_t *bd)
  366. {
  367. u32 val[4];
  368. int rc;
  369. ft_cpu_setup(blob, bd);
  370. /* Fixup NOR mapping */
  371. val[0] = 0; /* chip select number */
  372. val[1] = 0; /* always 0 */
  373. val[2] = CFG_FLASH_BASE_PHYS_L; /* we fixed up this address */
  374. val[3] = gd->bd->bi_flashsize;
  375. rc = fdt_find_and_setprop(blob, "/plb/opb/ebc", "ranges",
  376. val, sizeof(val), 1);
  377. if (rc) {
  378. printf("Unable to update property NOR mapping, err=%s\n",
  379. fdt_strerror(rc));
  380. }
  381. if (gd->board_type == BOARD_CANYONLANDS_SATA) {
  382. /*
  383. * When SATA is selected we need to disable the first PCIe
  384. * node in the device tree, so that Linux doesn't initialize
  385. * it.
  386. */
  387. rc = fdt_find_and_setprop(blob, "/plb/pciex@d00000000", "status",
  388. "disabled", sizeof("disabled"), 1);
  389. if (rc) {
  390. printf("Unable to update property status in PCIe node, err=%s\n",
  391. fdt_strerror(rc));
  392. }
  393. }
  394. if (gd->board_type == BOARD_CANYONLANDS_PCIE) {
  395. /*
  396. * When PCIe is selected we need to disable the SATA
  397. * node in the device tree, so that Linux doesn't initialize
  398. * it.
  399. */
  400. rc = fdt_find_and_setprop(blob, "/plb/sata@bffd1000", "status",
  401. "disabled", sizeof("disabled"), 1);
  402. if (rc) {
  403. printf("Unable to update property status in PCIe node, err=%s\n",
  404. fdt_strerror(rc));
  405. }
  406. }
  407. }
  408. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */