start.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net>
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <asm-offsets.h>
  34. #include <config.h>
  35. #include <version.h>
  36. /*
  37. *************************************************************************
  38. *
  39. * Jump vector table as in table 3.1 in [1]
  40. *
  41. *************************************************************************
  42. */
  43. .globl _start
  44. _start:
  45. b reset
  46. ldr pc, _undefined_instruction
  47. ldr pc, _software_interrupt
  48. ldr pc, _prefetch_abort
  49. ldr pc, _data_abort
  50. ldr pc, _not_used
  51. ldr pc, _irq
  52. ldr pc, _fiq
  53. _undefined_instruction:
  54. .word undefined_instruction
  55. _software_interrupt:
  56. .word software_interrupt
  57. _prefetch_abort:
  58. .word prefetch_abort
  59. _data_abort:
  60. .word data_abort
  61. _not_used:
  62. .word not_used
  63. _irq:
  64. .word irq
  65. _fiq:
  66. .word fiq
  67. .balignl 16,0xdeadbeef
  68. _vectors_end:
  69. /*
  70. *************************************************************************
  71. *
  72. * Startup Code (reset vector)
  73. *
  74. * do important init only if we don't start from memory!
  75. * setup Memory and board specific bits prior to relocation.
  76. * relocate armboot to ram
  77. * setup stack
  78. *
  79. *************************************************************************
  80. */
  81. .globl _TEXT_BASE
  82. _TEXT_BASE:
  83. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  84. .word CONFIG_SPL_TEXT_BASE
  85. #else
  86. .word CONFIG_SYS_TEXT_BASE
  87. #endif
  88. /*
  89. * These are defined in the board-specific linker script.
  90. * Subtracting _start from them lets the linker put their
  91. * relative position in the executable instead of leaving
  92. * them null.
  93. */
  94. .globl _bss_start_ofs
  95. _bss_start_ofs:
  96. .word __bss_start - _start
  97. .globl _image_copy_end_ofs
  98. _image_copy_end_ofs:
  99. .word __image_copy_end - _start
  100. .globl _bss_end_ofs
  101. _bss_end_ofs:
  102. .word __bss_end - _start
  103. .globl _end_ofs
  104. _end_ofs:
  105. .word _end - _start
  106. #ifdef CONFIG_USE_IRQ
  107. /* IRQ stack memory (calculated at run-time) */
  108. .globl IRQ_STACK_START
  109. IRQ_STACK_START:
  110. .word 0x0badc0de
  111. /* IRQ stack memory (calculated at run-time) */
  112. .globl FIQ_STACK_START
  113. FIQ_STACK_START:
  114. .word 0x0badc0de
  115. #endif
  116. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  117. .globl IRQ_STACK_START_IN
  118. IRQ_STACK_START_IN:
  119. .word 0x0badc0de
  120. /*
  121. * the actual reset code
  122. */
  123. reset:
  124. /*
  125. * set the cpu to SVC32 mode
  126. */
  127. mrs r0,cpsr
  128. bic r0,r0,#0x1f
  129. orr r0,r0,#0xd3
  130. msr cpsr,r0
  131. /*
  132. * we do sys-critical inits only at reboot,
  133. * not when booting from ram!
  134. */
  135. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  136. bl cpu_init_crit
  137. #endif
  138. bl _main
  139. /*------------------------------------------------------------------------------*/
  140. /*
  141. * void relocate_code(addr_moni)
  142. *
  143. * This function relocates the monitor code.
  144. */
  145. .globl relocate_code
  146. relocate_code:
  147. mov r6, r0 /* save addr of destination */
  148. adr r0, _start
  149. subs r9, r6, r0 /* r9 <- relocation offset */
  150. beq relocate_done /* skip relocation */
  151. mov r1, r6 /* r1 <- scratch for copy_loop */
  152. ldr r3, _image_copy_end_ofs
  153. add r2, r0, r3 /* r2 <- source end address */
  154. copy_loop:
  155. ldmia r0!, {r10-r11} /* copy from source address [r0] */
  156. stmia r1!, {r10-r11} /* copy to target address [r1] */
  157. cmp r0, r2 /* until source end address [r2] */
  158. blo copy_loop
  159. #ifndef CONFIG_SPL_BUILD
  160. /*
  161. * fix .rel.dyn relocations
  162. */
  163. ldr r0, _TEXT_BASE /* r0 <- Text base */
  164. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  165. add r10, r10, r0 /* r10 <- sym table in FLASH */
  166. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  167. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  168. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  169. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  170. fixloop:
  171. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  172. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  173. ldr r1, [r2, #4]
  174. and r7, r1, #0xff
  175. cmp r7, #23 /* relative fixup? */
  176. beq fixrel
  177. cmp r7, #2 /* absolute fixup? */
  178. beq fixabs
  179. /* ignore unknown type of fixup */
  180. b fixnext
  181. fixabs:
  182. /* absolute fix: set location to (offset) symbol value */
  183. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  184. add r1, r10, r1 /* r1 <- address of symbol in table */
  185. ldr r1, [r1, #4] /* r1 <- symbol value */
  186. add r1, r1, r9 /* r1 <- relocated sym addr */
  187. b fixnext
  188. fixrel:
  189. /* relative fix: increase location by offset */
  190. ldr r1, [r0]
  191. add r1, r1, r9
  192. fixnext:
  193. str r1, [r0]
  194. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  195. cmp r2, r3
  196. blo fixloop
  197. #endif
  198. relocate_done:
  199. mov pc, lr
  200. _rel_dyn_start_ofs:
  201. .word __rel_dyn_start - _start
  202. _rel_dyn_end_ofs:
  203. .word __rel_dyn_end - _start
  204. _dynsym_start_ofs:
  205. .word __dynsym_start - _start
  206. .globl c_runtime_cpu_setup
  207. c_runtime_cpu_setup:
  208. mov pc, lr
  209. /*
  210. *************************************************************************
  211. *
  212. * CPU_init_critical registers
  213. *
  214. * setup important registers
  215. * setup memory timing
  216. *
  217. *************************************************************************
  218. */
  219. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  220. cpu_init_crit:
  221. /*
  222. * flush v4 I/D caches
  223. */
  224. mov r0, #0
  225. mcr p15, 0, r0, c7, c5, 0 /* flush v4 I-cache */
  226. mcr p15, 0, r0, c7, c6, 0 /* flush v4 D-cache */
  227. /*
  228. * disable MMU stuff and caches
  229. */
  230. mrc p15, 0, r0, c1, c0, 0
  231. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  232. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  233. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  234. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  235. mcr p15, 0, r0, c1, c0, 0
  236. /*
  237. * Go setup Memory and board specific bits prior to relocation.
  238. */
  239. mov ip, lr /* perserve link reg across call */
  240. bl lowlevel_init /* go setup memory */
  241. mov lr, ip /* restore link */
  242. mov pc, lr /* back to my caller */
  243. #endif
  244. /*
  245. *************************************************************************
  246. *
  247. * Interrupt handling
  248. *
  249. *************************************************************************
  250. */
  251. @
  252. @ IRQ stack frame.
  253. @
  254. #define S_FRAME_SIZE 72
  255. #define S_OLD_R0 68
  256. #define S_PSR 64
  257. #define S_PC 60
  258. #define S_LR 56
  259. #define S_SP 52
  260. #define S_IP 48
  261. #define S_FP 44
  262. #define S_R10 40
  263. #define S_R9 36
  264. #define S_R8 32
  265. #define S_R7 28
  266. #define S_R6 24
  267. #define S_R5 20
  268. #define S_R4 16
  269. #define S_R3 12
  270. #define S_R2 8
  271. #define S_R1 4
  272. #define S_R0 0
  273. #define MODE_SVC 0x13
  274. #define I_BIT 0x80
  275. /*
  276. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  277. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  278. */
  279. .macro bad_save_user_regs
  280. @ carve out a frame on current user stack
  281. sub sp, sp, #S_FRAME_SIZE
  282. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  283. ldr r2, IRQ_STACK_START_IN
  284. @ get values for "aborted" pc and cpsr (into parm regs)
  285. ldmia r2, {r2 - r3}
  286. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  287. add r5, sp, #S_SP
  288. mov r1, lr
  289. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  290. mov r0, sp @ save current stack into r0 (param register)
  291. .endm
  292. .macro irq_save_user_regs
  293. sub sp, sp, #S_FRAME_SIZE
  294. stmia sp, {r0 - r12} @ Calling r0-r12
  295. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  296. add r8, sp, #S_PC
  297. stmdb r8, {sp, lr}^ @ Calling SP, LR
  298. str lr, [r8, #0] @ Save calling PC
  299. mrs r6, spsr
  300. str r6, [r8, #4] @ Save CPSR
  301. str r0, [r8, #8] @ Save OLD_R0
  302. mov r0, sp
  303. .endm
  304. .macro irq_restore_user_regs
  305. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  306. mov r0, r0
  307. ldr lr, [sp, #S_PC] @ Get PC
  308. add sp, sp, #S_FRAME_SIZE
  309. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  310. .endm
  311. .macro get_bad_stack
  312. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  313. str lr, [r13] @ save caller lr in position 0 of saved stack
  314. mrs lr, spsr @ get the spsr
  315. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  316. mov r13, #MODE_SVC @ prepare SVC-Mode
  317. @ msr spsr_c, r13
  318. msr spsr, r13 @ switch modes, make sure moves will execute
  319. mov lr, pc @ capture return pc
  320. movs pc, lr @ jump to next instruction & switch modes.
  321. .endm
  322. .macro get_irq_stack @ setup IRQ stack
  323. ldr sp, IRQ_STACK_START
  324. .endm
  325. .macro get_fiq_stack @ setup FIQ stack
  326. ldr sp, FIQ_STACK_START
  327. .endm
  328. /*
  329. * exception handlers
  330. */
  331. .align 5
  332. undefined_instruction:
  333. get_bad_stack
  334. bad_save_user_regs
  335. bl do_undefined_instruction
  336. .align 5
  337. software_interrupt:
  338. get_bad_stack
  339. bad_save_user_regs
  340. bl do_software_interrupt
  341. .align 5
  342. prefetch_abort:
  343. get_bad_stack
  344. bad_save_user_regs
  345. bl do_prefetch_abort
  346. .align 5
  347. data_abort:
  348. get_bad_stack
  349. bad_save_user_regs
  350. bl do_data_abort
  351. .align 5
  352. not_used:
  353. get_bad_stack
  354. bad_save_user_regs
  355. bl do_not_used
  356. #ifdef CONFIG_USE_IRQ
  357. .align 5
  358. irq:
  359. get_irq_stack
  360. irq_save_user_regs
  361. bl do_irq
  362. irq_restore_user_regs
  363. .align 5
  364. fiq:
  365. get_fiq_stack
  366. /* someone ought to write a more effiction fiq_save_user_regs */
  367. irq_save_user_regs
  368. bl do_fiq
  369. irq_restore_user_regs
  370. #else
  371. .align 5
  372. irq:
  373. get_bad_stack
  374. bad_save_user_regs
  375. bl do_irq
  376. .align 5
  377. fiq:
  378. get_bad_stack
  379. bad_save_user_regs
  380. bl do_fiq
  381. #endif
  382. # ifdef CONFIG_INTEGRATOR
  383. /* Satisfied by general board level routine */
  384. #else
  385. .align 5
  386. .globl reset_cpu
  387. reset_cpu:
  388. ldr r1, rstctl1 /* get clkm1 reset ctl */
  389. mov r3, #0x0
  390. strh r3, [r1] /* clear it */
  391. mov r3, #0x8
  392. strh r3, [r1] /* force dsp+arm reset */
  393. _loop_forever:
  394. b _loop_forever
  395. rstctl1:
  396. .word 0xfffece10
  397. #endif /* #ifdef CONFIG_INTEGRATOR */