ads5121.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * (C) Copyright 2007, 2008 DENX Software Engineering
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * ADS5121 board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #define CONFIG_ADS5121 1
  28. /*
  29. * Memory map for the ADS5121 board:
  30. *
  31. * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
  32. * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
  33. * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
  34. * 0x8200_0000 - 0x8200_001F CPLD (32 B)
  35. * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
  36. * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
  37. * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
  38. * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
  39. */
  40. /*
  41. * High Level Configuration Options
  42. */
  43. #define CONFIG_E300 1 /* E300 Family */
  44. #define CONFIG_MPC512X 1 /* MPC512X family */
  45. #define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
  46. /* video */
  47. #undef CONFIG_VIDEO
  48. #if defined(CONFIG_VIDEO)
  49. #define CONFIG_CFB_CONSOLE
  50. #define CONFIG_VGA_AS_SINGLE_DEVICE
  51. #endif
  52. /* CONFIG_PCI is defined at config time */
  53. #define CFG_MPC512X_CLKIN 66000000 /* in Hz */
  54. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
  55. #define CONFIG_MISC_INIT_R
  56. #define CFG_IMMR 0x80000000
  57. #define CFG_DIU_ADDR (CFG_IMMR+0x2100)
  58. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  59. #define CFG_MEMTEST_END 0x00400000
  60. /*
  61. * DDR Setup - manually set all parameters as there's no SPD etc.
  62. */
  63. #define CFG_DDR_SIZE 256 /* MB */
  64. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  65. #define CFG_SDRAM_BASE CFG_DDR_BASE
  66. /* DDR Controller Configuration
  67. *
  68. * SYS_CFG:
  69. * [31:31] MDDRC Soft Reset: Diabled
  70. * [30:30] DRAM CKE pin: Enabled
  71. * [29:29] DRAM CLK: Enabled
  72. * [28:28] Command Mode: Enabled (For initialization only)
  73. * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
  74. * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
  75. * [20:19] Read Test: DON'T USE
  76. * [18:18] Self Refresh: Enabled
  77. * [17:17] 16bit Mode: Disabled
  78. * [16:13] Ready Delay: 2
  79. * [12:12] Half DQS Delay: Disabled
  80. * [11:11] Quarter DQS Delay: Disabled
  81. * [10:08] Write Delay: 2
  82. * [07:07] Early ODT: Disabled
  83. * [06:06] On DIE Termination: Disabled
  84. * [05:05] FIFO Overflow Clear: DON'T USE here
  85. * [04:04] FIFO Underflow Clear: DON'T USE here
  86. * [03:03] FIFO Overflow Pending: DON'T USE here
  87. * [02:02] FIFO Underlfow Pending: DON'T USE here
  88. * [01:01] FIFO Overlfow Enabled: Enabled
  89. * [00:00] FIFO Underflow Enabled: Enabled
  90. * TIME_CFG0
  91. * [31:16] DRAM Refresh Time: 0 CSB clocks
  92. * [15:8] DRAM Command Time: 0 CSB clocks
  93. * [07:00] DRAM Precharge Time: 0 CSB clocks
  94. * TIME_CFG1
  95. * [31:26] DRAM tRFC:
  96. * [25:21] DRAM tWR1:
  97. * [20:17] DRAM tWRT1:
  98. * [16:11] DRAM tDRR:
  99. * [10:05] DRAM tRC:
  100. * [04:00] DRAM tRAS:
  101. * TIME_CFG2
  102. * [31:28] DRAM tRCD:
  103. * [27:23] DRAM tFAW:
  104. * [22:19] DRAM tRTW1:
  105. * [18:15] DRAM tCCD:
  106. * [14:10] DRAM tRTP:
  107. * [09:05] DRAM tRP:
  108. * [04:00] DRAM tRPA
  109. */
  110. #define CFG_MDDRC_SYS_CFG 0xF8604A00
  111. #define CFG_MDDRC_SYS_CFG_RUN 0xE8604A00
  112. #define CFG_MDDRC_SYS_CFG_EN 0xF0000000
  113. #define CFG_MDDRC_TIME_CFG0 0x00003D2E
  114. #define CFG_MDDRC_TIME_CFG0_RUN 0x06183D2E
  115. #define CFG_MDDRC_TIME_CFG1 0x54EC1168
  116. #define CFG_MDDRC_TIME_CFG2 0x35210864
  117. #define CFG_MICRON_NOP 0x01380000
  118. #define CFG_MICRON_PCHG_ALL 0x01100400
  119. #define CFG_MICRON_EM2 0x01020000
  120. #define CFG_MICRON_EM3 0x01030000
  121. #define CFG_MICRON_EN_DLL 0x01010000
  122. #define CFG_MICRON_RFSH 0x01080000
  123. #define CFG_MICRON_INIT_DEV_OP 0x01000432
  124. #define CFG_MICRON_OCD_DEFAULT 0x01010780
  125. /* DDR Priority Manager Configuration */
  126. #define CFG_MDDRCGRP_PM_CFG1 0x00077777
  127. #define CFG_MDDRCGRP_PM_CFG2 0x00000000
  128. #define CFG_MDDRCGRP_HIPRIO_CFG 0x00000001
  129. #define CFG_MDDRCGRP_LUT0_MU 0xFFEEDDCC
  130. #define CFG_MDDRCGRP_LUT0_ML 0xBBAAAAAA
  131. #define CFG_MDDRCGRP_LUT1_MU 0x66666666
  132. #define CFG_MDDRCGRP_LUT1_ML 0x55555555
  133. #define CFG_MDDRCGRP_LUT2_MU 0x44444444
  134. #define CFG_MDDRCGRP_LUT2_ML 0x44444444
  135. #define CFG_MDDRCGRP_LUT3_MU 0x55555555
  136. #define CFG_MDDRCGRP_LUT3_ML 0x55555558
  137. #define CFG_MDDRCGRP_LUT4_MU 0x11111111
  138. #define CFG_MDDRCGRP_LUT4_ML 0x11111122
  139. #define CFG_MDDRCGRP_LUT0_AU 0xaaaaaaaa
  140. #define CFG_MDDRCGRP_LUT0_AL 0xaaaaaaaa
  141. #define CFG_MDDRCGRP_LUT1_AU 0x66666666
  142. #define CFG_MDDRCGRP_LUT1_AL 0x66666666
  143. #define CFG_MDDRCGRP_LUT2_AU 0x11111111
  144. #define CFG_MDDRCGRP_LUT2_AL 0x11111111
  145. #define CFG_MDDRCGRP_LUT3_AU 0x11111111
  146. #define CFG_MDDRCGRP_LUT3_AL 0x11111111
  147. #define CFG_MDDRCGRP_LUT4_AU 0x11111111
  148. #define CFG_MDDRCGRP_LUT4_AL 0x11111111
  149. /*
  150. * NOR FLASH on the Local Bus
  151. */
  152. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  153. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  154. #define CFG_FLASH_BASE 0xFC000000 /* start of FLASH */
  155. #define CFG_FLASH_SIZE 0x04000000 /* max flash size in bytes */
  156. #define CFG_FLASH_USE_BUFFER_WRITE
  157. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  158. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  159. #define CFG_MAX_FLASH_SECT 256 /* max sectors per device */
  160. #undef CFG_FLASH_CHECKSUM
  161. /*
  162. * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
  163. * window is 64KB
  164. */
  165. #define CFG_CPLD_BASE 0x82000000
  166. #define CFG_CPLD_SIZE 0x00010000 /* 64 KB */
  167. #define CFG_SRAM_BASE 0x30000000
  168. #define CFG_SRAM_SIZE 0x00020000 /* 128 KB */
  169. #define CFG_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
  170. #define CFG_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
  171. /* Use SRAM for initial stack */
  172. #define CFG_INIT_RAM_ADDR CFG_SRAM_BASE /* Initial RAM address */
  173. #define CFG_INIT_RAM_END CFG_SRAM_SIZE /* End of used area in RAM */
  174. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  175. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  176. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  177. #define CFG_MONITOR_BASE TEXT_BASE /* Start of monitor */
  178. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  179. #ifdef CONFIG_FSL_DIU_FB
  180. #define CFG_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
  181. #else
  182. #define CFG_MALLOC_LEN (512 * 1024)
  183. #endif
  184. /*
  185. * Serial Port
  186. */
  187. #define CONFIG_CONS_INDEX 1
  188. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  189. /*
  190. * Serial console configuration
  191. */
  192. #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
  193. #if CONFIG_PSC_CONSOLE != 3
  194. #error CONFIG_PSC_CONSOLE must be 3
  195. #endif
  196. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  197. #define CFG_BAUDRATE_TABLE \
  198. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  199. #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
  200. #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
  201. #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
  202. #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
  203. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  204. /* Use the HUSH parser */
  205. #define CFG_HUSH_PARSER
  206. #ifdef CFG_HUSH_PARSER
  207. #define CFG_PROMPT_HUSH_PS2 "> "
  208. #endif
  209. /*
  210. * PCI
  211. */
  212. #ifdef CONFIG_PCI
  213. /*
  214. * General PCI
  215. */
  216. #define CFG_PCI_MEM_BASE 0xA0000000
  217. #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BASE
  218. #define CFG_PCI_MEM_SIZE 0x10000000 /* 256M */
  219. #define CFG_PCI_MMIO_BASE (CFG_PCI_MEM_BASE + CFG_PCI_MEM_SIZE)
  220. #define CFG_PCI_MMIO_PHYS CFG_PCI_MMIO_BASE
  221. #define CFG_PCI_MMIO_SIZE 0x10000000 /* 256M */
  222. #define CFG_PCI_IO_BASE 0x00000000
  223. #define CFG_PCI_IO_PHYS 0x84000000
  224. #define CFG_PCI_IO_SIZE 0x01000000 /* 16M */
  225. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  226. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  227. #endif
  228. /* I2C */
  229. #define CONFIG_HARD_I2C /* I2C with hardware support */
  230. #undef CONFIG_SOFT_I2C /* so disable bit-banged I2C */
  231. #define CONFIG_I2C_MULTI_BUS
  232. #define CONFIG_I2C_CMD_TREE
  233. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  234. #define CFG_I2C_SLAVE 0x7F
  235. #if 0
  236. #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  237. #endif
  238. /*
  239. * EEPROM configuration
  240. */
  241. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
  242. #define CFG_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
  243. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
  244. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
  245. /*
  246. * Ethernet configuration
  247. */
  248. #define CONFIG_MPC512x_FEC 1
  249. #define CONFIG_NET_MULTI
  250. #define CONFIG_PHY_ADDR 0x1
  251. #define CONFIG_MII 1 /* MII PHY management */
  252. #if 0
  253. /*
  254. * Configure on-board RTC
  255. */
  256. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  257. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  258. #endif
  259. /*
  260. * Environment
  261. */
  262. #define CFG_ENV_IS_IN_FLASH 1
  263. /* This has to be a multiple of the Flash sector size */
  264. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  265. #define CFG_ENV_SIZE 0x2000
  266. #define CFG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
  267. /* Address and size of Redundant Environment Sector */
  268. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  269. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  270. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  271. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  272. #include <config_cmd_default.h>
  273. #define CONFIG_CMD_ASKENV
  274. #define CONFIG_CMD_DHCP
  275. #define CONFIG_CMD_I2C
  276. #define CONFIG_CMD_MII
  277. #define CONFIG_CMD_NFS
  278. #define CONFIG_CMD_PING
  279. #define CONFIG_CMD_REGINFO
  280. #define CONFIG_CMD_EEPROM
  281. #if defined(CONFIG_PCI)
  282. #define CONFIG_CMD_PCI
  283. #endif
  284. /*
  285. * Watchdog timeout = CFG_WATCHDOG_VALUE * 65536 / IPS clock.
  286. * For example, when IPS is set to 66MHz and CFG_WATCHDOG_VALUE is set
  287. * to 0xFFFF, watchdog timeouts after about 64s. For details refer
  288. * to chapter 36 of the MPC5121e Reference Manual.
  289. */
  290. /* #define CONFIG_WATCHDOG */ /* enable watchdog */
  291. #define CFG_WATCHDOG_VALUE 0xFFFF
  292. /*
  293. * Miscellaneous configurable options
  294. */
  295. #define CFG_LONGHELP /* undef to save memory */
  296. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  297. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  298. #ifdef CONFIG_CMD_KGDB
  299. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  300. #else
  301. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  302. #endif
  303. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* Print Buffer Size */
  304. #define CFG_MAXARGS 16 /* max number of command args */
  305. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  306. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  307. /*
  308. * For booting Linux, the board info and command line data
  309. * have to be in the first 8 MB of memory, since this is
  310. * the maximum mapped by the Linux kernel during initialization.
  311. */
  312. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  313. /* Cache Configuration */
  314. #define CFG_DCACHE_SIZE 32768
  315. #define CFG_CACHELINE_SIZE 32
  316. #ifdef CONFIG_CMD_KGDB
  317. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  318. #endif
  319. #define CFG_HID0_INIT 0x000000000
  320. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  321. #define CFG_HID2 HID2_HBE
  322. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  323. /*
  324. * Internal Definitions
  325. *
  326. * Boot Flags
  327. */
  328. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  329. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  330. #ifdef CONFIG_CMD_KGDB
  331. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  332. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  333. #endif
  334. /*
  335. * Environment Configuration
  336. */
  337. #define CONFIG_TIMESTAMP
  338. #define CONFIG_HOSTNAME ads5121
  339. #define CONFIG_BOOTFILE ads5121/uImage
  340. #define CONFIG_ROOTPATH /opt/eldk/pcc_6xx
  341. #define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
  342. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  343. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  344. #define CONFIG_BAUDRATE 115200
  345. #define CONFIG_PREBOOT "echo;" \
  346. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  347. "echo"
  348. #define CONFIG_EXTRA_ENV_SETTINGS \
  349. "u-boot_addr_r=200000\0" \
  350. "kernel_addr_r=300000\0" \
  351. "fdt_addr_r=400000\0" \
  352. "ramdisk_addr_r=500000\0" \
  353. "u-boot_addr=FFF00000\0" \
  354. "kernel_addr=FC040000\0" \
  355. "fdt_addr=FC2C0000\0" \
  356. "ramdisk_addr=FC300000\0" \
  357. "ramdiskfile=ads5121/uRamdisk\0" \
  358. "fdtfile=ads5121/ads5121.dtb\0" \
  359. "u-boot=ads5121/u-boot.bin\0" \
  360. "netdev=eth0\0" \
  361. "consdev=ttyPSC0\0" \
  362. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  363. "nfsroot=${serverip}:${rootpath}\0" \
  364. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  365. "addip=setenv bootargs ${bootargs} " \
  366. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  367. ":${hostname}:${netdev}:off panic=1\0" \
  368. "addtty=setenv bootargs ${bootargs} " \
  369. "console=${consdev},${baudrate}\0" \
  370. "flash_nfs=run nfsargs addip addtty;" \
  371. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  372. "flash_self=run ramargs addip addtty;" \
  373. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  374. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  375. "tftp ${fdt_addr_r} ${fdtfile};" \
  376. "run nfsargs addip addtty;" \
  377. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  378. "net_self=tftp ${kernel_addr_r} ${bootfile};" \
  379. "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
  380. "tftp ${fdt_addr_r} ${fdtfile};" \
  381. "run ramargs addip addtty;" \
  382. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
  383. "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
  384. "update=protect off ${u-boot_addr} +${filesize};" \
  385. "era ${u-boot_addr} +${filesize};" \
  386. "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
  387. "upd=run load update\0" \
  388. ""
  389. #define CONFIG_BOOTCOMMAND "run flash_self"
  390. #define CONFIG_OF_LIBFDT 1
  391. #define CONFIG_OF_BOARD_SETUP 1
  392. #define OF_CPU "PowerPC,5121@0"
  393. #define OF_SOC "soc@80000000"
  394. #define OF_SOC_OLD "soc5121@80000000"
  395. #define OF_TBCLK (bd->bi_busfreq / 4)
  396. #define OF_STDOUT_PATH "/soc@80000000/serial@11300"
  397. #endif /* __CONFIG_H */