start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * armboot - Startup Code for XScale
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
  8. * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
  9. * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
  10. * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <config.h>
  31. #include <version.h>
  32. #include <asm/arch/pxa-regs.h>
  33. .globl _start
  34. _start: b reset
  35. #ifdef CONFIG_PRELOADER
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. ldr pc, _hang
  40. ldr pc, _hang
  41. ldr pc, _hang
  42. ldr pc, _hang
  43. _hang:
  44. .word do_hang
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678
  48. .word 0x12345678
  49. .word 0x12345678
  50. .word 0x12345678
  51. .word 0x12345678 /* now 16*4=64 */
  52. #else
  53. ldr pc, _undefined_instruction
  54. ldr pc, _software_interrupt
  55. ldr pc, _prefetch_abort
  56. ldr pc, _data_abort
  57. ldr pc, _not_used
  58. ldr pc, _irq
  59. ldr pc, _fiq
  60. _undefined_instruction: .word undefined_instruction
  61. _software_interrupt: .word software_interrupt
  62. _prefetch_abort: .word prefetch_abort
  63. _data_abort: .word data_abort
  64. _not_used: .word not_used
  65. _irq: .word irq
  66. _fiq: .word fiq
  67. #endif /* CONFIG_PRELOADER */
  68. .balignl 16,0xdeadbeef
  69. /*
  70. * Startup Code (reset vector)
  71. *
  72. * do important init only if we don't start from RAM!
  73. * - relocate armboot to RAM
  74. * - setup stack
  75. * - jump to second stage
  76. */
  77. _TEXT_BASE:
  78. .word TEXT_BASE
  79. .globl _armboot_start
  80. _armboot_start:
  81. .word _start
  82. /*
  83. * These are defined in the board-specific linker script.
  84. */
  85. .globl _bss_start
  86. _bss_start:
  87. .word __bss_start
  88. .globl _bss_end
  89. _bss_end:
  90. .word _end
  91. #ifdef CONFIG_USE_IRQ
  92. /* IRQ stack memory (calculated at run-time) */
  93. .globl IRQ_STACK_START
  94. IRQ_STACK_START:
  95. .word 0x0badc0de
  96. /* IRQ stack memory (calculated at run-time) */
  97. .globl FIQ_STACK_START
  98. FIQ_STACK_START:
  99. .word 0x0badc0de
  100. #endif /* CONFIG_USE_IRQ */
  101. /****************************************************************************/
  102. /* */
  103. /* the actual reset code */
  104. /* */
  105. /****************************************************************************/
  106. reset:
  107. mrs r0,cpsr /* set the CPU to SVC32 mode */
  108. bic r0,r0,#0x1f /* (superviser mode, M=10011) */
  109. orr r0,r0,#0x13
  110. msr cpsr,r0
  111. /*
  112. * we do sys-critical inits only at reboot,
  113. * not when booting from RAM!
  114. */
  115. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  116. bl cpu_init_crit /* we do sys-critical inits */
  117. #endif /* !CONFIG_SKIP_LOWLEVEL_INIT */
  118. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  119. relocate: /* relocate U-Boot to RAM */
  120. adr r0, _start /* r0 <- current position of code */
  121. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  122. #ifndef CONFIG_PRELOADER
  123. cmp r0, r1 /* don't reloc during debug */
  124. beq stack_setup
  125. #endif
  126. ldr r2, _armboot_start
  127. ldr r3, _bss_start
  128. sub r2, r3, r2 /* r2 <- size of armboot */
  129. add r2, r0, r2 /* r2 <- source end address */
  130. copy_loop:
  131. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  132. stmia r1!, {r3-r10} /* copy to target address [r1] */
  133. cmp r0, r2 /* until source end address [r2] */
  134. ble copy_loop
  135. #endif /* !CONFIG_SKIP_RELOCATE_UBOOT */
  136. /* Set up the stack */
  137. stack_setup:
  138. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  139. #ifdef CONFIG_PRELOADER
  140. sub sp, r0, #128 /* leave 32 words for abort-stack */
  141. #else
  142. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  143. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  144. #ifdef CONFIG_USE_IRQ
  145. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  146. #endif /* CONFIG_USE_IRQ */
  147. sub sp, r0, #12 /* leave 3 words for abort-stack */
  148. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  149. #endif
  150. clear_bss:
  151. ldr r0, _bss_start /* find start of bss segment */
  152. ldr r1, _bss_end /* stop here */
  153. mov r2, #0x00000000 /* clear */
  154. #ifndef CONFIG_PRELOADER
  155. clbss_l:str r2, [r0] /* clear loop... */
  156. add r0, r0, #4
  157. cmp r0, r1
  158. ble clbss_l
  159. #endif
  160. ldr pc, _start_armboot
  161. #ifdef CONFIG_ONENAND_IPL
  162. _start_armboot: .word start_oneboot
  163. #else
  164. _start_armboot: .word start_armboot
  165. #endif
  166. /****************************************************************************/
  167. /* */
  168. /* CPU_init_critical registers */
  169. /* */
  170. /* - setup important registers */
  171. /* - setup memory timing */
  172. /* */
  173. /****************************************************************************/
  174. /* mk@tbd: Fix this! */
  175. #undef RCSR
  176. #undef ICMR
  177. #undef OSMR3
  178. #undef OSCR
  179. #undef OWER
  180. #undef OIER
  181. #undef CCCR
  182. /* Interrupt-Controller base address */
  183. IC_BASE: .word 0x40d00000
  184. #define ICMR 0x04
  185. /* Reset-Controller */
  186. RST_BASE: .word 0x40f00030
  187. #define RCSR 0x00
  188. /* Operating System Timer */
  189. OSTIMER_BASE: .word 0x40a00000
  190. #define OSMR3 0x0C
  191. #define OSCR 0x10
  192. #define OWER 0x18
  193. #define OIER 0x1C
  194. /* Clock Manager Registers */
  195. #ifdef CONFIG_CPU_MONAHANS
  196. # ifndef CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO
  197. # error "You have to define CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO!!"
  198. # endif /* !CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO */
  199. # ifndef CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO
  200. # define CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO 0x1
  201. # endif /* !CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO */
  202. #else /* !CONFIG_CPU_MONAHANS */
  203. #ifdef CONFIG_SYS_CPUSPEED
  204. CC_BASE: .word 0x41300000
  205. #define CCCR 0x00
  206. cpuspeed: .word CONFIG_SYS_CPUSPEED
  207. #else /* !CONFIG_SYS_CPUSPEED */
  208. #error "You have to define CONFIG_SYS_CPUSPEED!!"
  209. #endif /* CONFIG_SYS_CPUSPEED */
  210. #endif /* CONFIG_CPU_MONAHANS */
  211. /* takes care the CP15 update has taken place */
  212. .macro CPWAIT reg
  213. mrc p15,0,\reg,c2,c0,0
  214. mov \reg,\reg
  215. sub pc,pc,#4
  216. .endm
  217. cpu_init_crit:
  218. /* mask all IRQs */
  219. #ifndef CONFIG_CPU_MONAHANS
  220. ldr r0, IC_BASE
  221. mov r1, #0x00
  222. str r1, [r0, #ICMR]
  223. #else /* CONFIG_CPU_MONAHANS */
  224. /* Step 1 - Enable CP6 permission */
  225. mrc p15, 0, r1, c15, c1, 0 @ read CPAR
  226. orr r1, r1, #0x40
  227. mcr p15, 0, r1, c15, c1, 0
  228. CPWAIT r1
  229. /* Step 2 - Mask ICMR & ICMR2 */
  230. mov r1, #0
  231. mcr p6, 0, r1, c1, c0, 0 @ ICMR
  232. mcr p6, 0, r1, c7, c0, 0 @ ICMR2
  233. /* turn off all clocks but the ones we will definitly require */
  234. ldr r1, =CKENA
  235. ldr r2, =(CKENA_22_FFUART | CKENA_10_SRAM | CKENA_9_SMC | CKENA_8_DMC)
  236. str r2, [r1]
  237. ldr r1, =CKENB
  238. ldr r2, =(CKENB_6_IRQ)
  239. str r2, [r1]
  240. #endif /* !CONFIG_CPU_MONAHANS */
  241. /* set clock speed */
  242. #ifdef CONFIG_CPU_MONAHANS
  243. ldr r0, =ACCR
  244. ldr r1, =(((CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO<<8) & ACCR_XN_MASK) | (CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO & ACCR_XL_MASK))
  245. str r1, [r0]
  246. #else /* !CONFIG_CPU_MONAHANS */
  247. #ifdef CONFIG_SYS_CPUSPEED
  248. ldr r0, CC_BASE
  249. ldr r1, cpuspeed
  250. str r1, [r0, #CCCR]
  251. mov r0, #2
  252. mcr p14, 0, r0, c6, c0, 0
  253. setspeed_done:
  254. #endif /* CONFIG_SYS_CPUSPEED */
  255. #endif /* CONFIG_CPU_MONAHANS */
  256. /*
  257. * before relocating, we have to setup RAM timing
  258. * because memory timing is board-dependend, you will
  259. * find a lowlevel_init.S in your board directory.
  260. */
  261. mov ip, lr
  262. bl lowlevel_init
  263. mov lr, ip
  264. /* Memory interfaces are working. Disable MMU and enable I-cache. */
  265. /* mk: hmm, this is not in the monahans docs, leave it now but
  266. * check here if it doesn't work :-) */
  267. ldr r0, =0x2001 /* enable access to all coproc. */
  268. mcr p15, 0, r0, c15, c1, 0
  269. CPWAIT r0
  270. mcr p15, 0, r0, c7, c10, 4 /* drain the write & fill buffers */
  271. CPWAIT r0
  272. mcr p15, 0, r0, c7, c7, 0 /* flush Icache, Dcache and BTB */
  273. CPWAIT r0
  274. mcr p15, 0, r0, c8, c7, 0 /* flush instuction and data TLBs */
  275. CPWAIT r0
  276. /* Enable the Icache */
  277. /*
  278. mrc p15, 0, r0, c1, c0, 0
  279. orr r0, r0, #0x1800
  280. mcr p15, 0, r0, c1, c0, 0
  281. CPWAIT
  282. */
  283. mov pc, lr
  284. #ifndef CONFIG_PRELOADER
  285. /****************************************************************************/
  286. /* */
  287. /* Interrupt handling */
  288. /* */
  289. /****************************************************************************/
  290. /* IRQ stack frame */
  291. #define S_FRAME_SIZE 72
  292. #define S_OLD_R0 68
  293. #define S_PSR 64
  294. #define S_PC 60
  295. #define S_LR 56
  296. #define S_SP 52
  297. #define S_IP 48
  298. #define S_FP 44
  299. #define S_R10 40
  300. #define S_R9 36
  301. #define S_R8 32
  302. #define S_R7 28
  303. #define S_R6 24
  304. #define S_R5 20
  305. #define S_R4 16
  306. #define S_R3 12
  307. #define S_R2 8
  308. #define S_R1 4
  309. #define S_R0 0
  310. #define MODE_SVC 0x13
  311. /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
  312. .macro bad_save_user_regs
  313. sub sp, sp, #S_FRAME_SIZE
  314. stmia sp, {r0 - r12} /* Calling r0-r12 */
  315. add r8, sp, #S_PC
  316. ldr r2, _armboot_start
  317. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  318. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  319. ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
  320. add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
  321. add r5, sp, #S_SP
  322. mov r1, lr
  323. stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
  324. mov r0, sp
  325. .endm
  326. /* use irq_save_user_regs / irq_restore_user_regs for */
  327. /* IRQ/FIQ handling */
  328. .macro irq_save_user_regs
  329. sub sp, sp, #S_FRAME_SIZE
  330. stmia sp, {r0 - r12} /* Calling r0-r12 */
  331. add r8, sp, #S_PC
  332. stmdb r8, {sp, lr}^ /* Calling SP, LR */
  333. str lr, [r8, #0] /* Save calling PC */
  334. mrs r6, spsr
  335. str r6, [r8, #4] /* Save CPSR */
  336. str r0, [r8, #8] /* Save OLD_R0 */
  337. mov r0, sp
  338. .endm
  339. .macro irq_restore_user_regs
  340. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  341. mov r0, r0
  342. ldr lr, [sp, #S_PC] @ Get PC
  343. add sp, sp, #S_FRAME_SIZE
  344. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  345. .endm
  346. .macro get_bad_stack
  347. ldr r13, _armboot_start @ setup our mode stack
  348. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  349. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  350. str lr, [r13] @ save caller lr / spsr
  351. mrs lr, spsr
  352. str lr, [r13, #4]
  353. mov r13, #MODE_SVC @ prepare SVC-Mode
  354. msr spsr_c, r13
  355. mov lr, pc
  356. movs pc, lr
  357. .endm
  358. .macro get_irq_stack @ setup IRQ stack
  359. ldr sp, IRQ_STACK_START
  360. .endm
  361. .macro get_fiq_stack @ setup FIQ stack
  362. ldr sp, FIQ_STACK_START
  363. .endm
  364. #endif /* CONFIG_PRELOADER */
  365. /****************************************************************************/
  366. /* */
  367. /* exception handlers */
  368. /* */
  369. /****************************************************************************/
  370. #ifdef CONFIG_PRELOADER
  371. .align 5
  372. do_hang:
  373. ldr sp, _TEXT_BASE /* use 32 words abort stack */
  374. bl hang /* hang and never return */
  375. #else /* !CONFIG_PRELOADER */
  376. .align 5
  377. undefined_instruction:
  378. get_bad_stack
  379. bad_save_user_regs
  380. bl do_undefined_instruction
  381. .align 5
  382. software_interrupt:
  383. get_bad_stack
  384. bad_save_user_regs
  385. bl do_software_interrupt
  386. .align 5
  387. prefetch_abort:
  388. get_bad_stack
  389. bad_save_user_regs
  390. bl do_prefetch_abort
  391. .align 5
  392. data_abort:
  393. get_bad_stack
  394. bad_save_user_regs
  395. bl do_data_abort
  396. .align 5
  397. not_used:
  398. get_bad_stack
  399. bad_save_user_regs
  400. bl do_not_used
  401. #ifdef CONFIG_USE_IRQ
  402. .align 5
  403. irq:
  404. get_irq_stack
  405. irq_save_user_regs
  406. bl do_irq
  407. irq_restore_user_regs
  408. .align 5
  409. fiq:
  410. get_fiq_stack
  411. irq_save_user_regs /* someone ought to write a more */
  412. bl do_fiq /* effiction fiq_save_user_regs */
  413. irq_restore_user_regs
  414. #else /* !CONFIG_USE_IRQ */
  415. .align 5
  416. irq:
  417. get_bad_stack
  418. bad_save_user_regs
  419. bl do_irq
  420. .align 5
  421. fiq:
  422. get_bad_stack
  423. bad_save_user_regs
  424. bl do_fiq
  425. #endif /* CONFIG_PRELOADER */
  426. #endif /* CONFIG_USE_IRQ */
  427. /****************************************************************************/
  428. /* */
  429. /* Reset function: the PXA250 doesn't have a reset function, so we have to */
  430. /* perform a watchdog timeout for a soft reset. */
  431. /* */
  432. /****************************************************************************/
  433. .align 5
  434. .globl reset_cpu
  435. /* FIXME: this code is PXA250 specific. How is this handled on */
  436. /* other XScale processors? */
  437. reset_cpu:
  438. /* We set OWE:WME (watchdog enable) and wait until timeout happens */
  439. ldr r0, OSTIMER_BASE
  440. ldr r1, [r0, #OWER]
  441. orr r1, r1, #0x0001 /* bit0: WME */
  442. str r1, [r0, #OWER]
  443. /* OS timer does only wrap every 1165 seconds, so we have to set */
  444. /* the match register as well. */
  445. ldr r1, [r0, #OSCR] /* read OS timer */
  446. add r1, r1, #0x800 /* let OSMR3 match after */
  447. add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */
  448. str r1, [r0, #OSMR3]
  449. reset_endless:
  450. b reset_endless