omap24xx_i2c.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /*
  2. * Basic I2C functions
  3. *
  4. * Copyright (c) 2004 Texas Instruments
  5. *
  6. * This package is free software; you can redistribute it and/or
  7. * modify it under the terms of the license found in the file
  8. * named COPYING that should have accompanied this file.
  9. *
  10. * THIS PACKAGE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR
  11. * IMPLIED WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED
  12. * WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR A PARTICULAR PURPOSE.
  13. *
  14. * Author: Jian Zhang jzhang@ti.com, Texas Instruments
  15. *
  16. * Copyright (c) 2003 Wolfgang Denk, wd@denx.de
  17. * Rewritten to fit into the current U-Boot framework
  18. *
  19. * Adapted for OMAP2420 I2C, r-woodruff2@ti.com
  20. *
  21. */
  22. #include <common.h>
  23. #include <asm/arch/i2c.h>
  24. #include <asm/io.h>
  25. #include "omap24xx_i2c.h"
  26. DECLARE_GLOBAL_DATA_PTR;
  27. #define I2C_TIMEOUT 1000
  28. static void wait_for_bb(void);
  29. static u16 wait_for_pin(void);
  30. static void flush_fifo(void);
  31. /*
  32. * For SPL boot some boards need i2c before SDRAM is initialised so force
  33. * variables to live in SRAM
  34. */
  35. static struct i2c __attribute__((section (".data"))) *i2c_base =
  36. (struct i2c *)I2C_DEFAULT_BASE;
  37. static unsigned int __attribute__((section (".data"))) bus_initialized[I2C_BUS_MAX] =
  38. { [0 ... (I2C_BUS_MAX-1)] = 0 };
  39. static unsigned int __attribute__((section (".data"))) current_bus = 0;
  40. void i2c_init(int speed, int slaveadd)
  41. {
  42. int psc, fsscll, fssclh;
  43. int hsscll = 0, hssclh = 0;
  44. u32 scll, sclh;
  45. int timeout = I2C_TIMEOUT;
  46. /* Only handle standard, fast and high speeds */
  47. if ((speed != OMAP_I2C_STANDARD) &&
  48. (speed != OMAP_I2C_FAST_MODE) &&
  49. (speed != OMAP_I2C_HIGH_SPEED)) {
  50. printf("Error : I2C unsupported speed %d\n", speed);
  51. return;
  52. }
  53. psc = I2C_IP_CLK / I2C_INTERNAL_SAMPLING_CLK;
  54. psc -= 1;
  55. if (psc < I2C_PSC_MIN) {
  56. printf("Error : I2C unsupported prescalar %d\n", psc);
  57. return;
  58. }
  59. if (speed == OMAP_I2C_HIGH_SPEED) {
  60. /* High speed */
  61. /* For first phase of HS mode */
  62. fsscll = fssclh = I2C_INTERNAL_SAMPLING_CLK /
  63. (2 * OMAP_I2C_FAST_MODE);
  64. fsscll -= I2C_HIGHSPEED_PHASE_ONE_SCLL_TRIM;
  65. fssclh -= I2C_HIGHSPEED_PHASE_ONE_SCLH_TRIM;
  66. if (((fsscll < 0) || (fssclh < 0)) ||
  67. ((fsscll > 255) || (fssclh > 255))) {
  68. puts("Error : I2C initializing first phase clock\n");
  69. return;
  70. }
  71. /* For second phase of HS mode */
  72. hsscll = hssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
  73. hsscll -= I2C_HIGHSPEED_PHASE_TWO_SCLL_TRIM;
  74. hssclh -= I2C_HIGHSPEED_PHASE_TWO_SCLH_TRIM;
  75. if (((fsscll < 0) || (fssclh < 0)) ||
  76. ((fsscll > 255) || (fssclh > 255))) {
  77. puts("Error : I2C initializing second phase clock\n");
  78. return;
  79. }
  80. scll = (unsigned int)hsscll << 8 | (unsigned int)fsscll;
  81. sclh = (unsigned int)hssclh << 8 | (unsigned int)fssclh;
  82. } else {
  83. /* Standard and fast speed */
  84. fsscll = fssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
  85. fsscll -= I2C_FASTSPEED_SCLL_TRIM;
  86. fssclh -= I2C_FASTSPEED_SCLH_TRIM;
  87. if (((fsscll < 0) || (fssclh < 0)) ||
  88. ((fsscll > 255) || (fssclh > 255))) {
  89. puts("Error : I2C initializing clock\n");
  90. return;
  91. }
  92. scll = (unsigned int)fsscll;
  93. sclh = (unsigned int)fssclh;
  94. }
  95. if (readw(&i2c_base->con) & I2C_CON_EN) {
  96. writew(0, &i2c_base->con);
  97. udelay(50000);
  98. }
  99. writew(0x2, &i2c_base->sysc); /* for ES2 after soft reset */
  100. udelay(1000);
  101. writew(I2C_CON_EN, &i2c_base->con);
  102. while (!(readw(&i2c_base->syss) & I2C_SYSS_RDONE) && timeout--) {
  103. if (timeout <= 0) {
  104. puts("ERROR: Timeout in soft-reset\n");
  105. return;
  106. }
  107. udelay(1000);
  108. }
  109. writew(0, &i2c_base->con);
  110. writew(psc, &i2c_base->psc);
  111. writew(scll, &i2c_base->scll);
  112. writew(sclh, &i2c_base->sclh);
  113. /* own address */
  114. writew(slaveadd, &i2c_base->oa);
  115. writew(I2C_CON_EN, &i2c_base->con);
  116. /* have to enable intrrupts or OMAP i2c module doesn't work */
  117. writew(I2C_IE_XRDY_IE | I2C_IE_RRDY_IE | I2C_IE_ARDY_IE |
  118. I2C_IE_NACK_IE | I2C_IE_AL_IE, &i2c_base->ie);
  119. udelay(1000);
  120. flush_fifo();
  121. writew(0xFFFF, &i2c_base->stat);
  122. writew(0, &i2c_base->cnt);
  123. if (gd->flags & GD_FLG_RELOC)
  124. bus_initialized[current_bus] = 1;
  125. }
  126. static int i2c_read_byte(u8 devaddr, u8 regoffset, u8 *value)
  127. {
  128. int i2c_error = 0;
  129. u16 status;
  130. /* wait until bus not busy */
  131. wait_for_bb();
  132. /* one byte only */
  133. writew(1, &i2c_base->cnt);
  134. /* set slave address */
  135. writew(devaddr, &i2c_base->sa);
  136. /* no stop bit needed here */
  137. writew(I2C_CON_EN | I2C_CON_MST | I2C_CON_STT |
  138. I2C_CON_TRX, &i2c_base->con);
  139. /* send register offset */
  140. while (1) {
  141. status = wait_for_pin();
  142. if (status == 0 || status & I2C_STAT_NACK) {
  143. i2c_error = 1;
  144. goto read_exit;
  145. }
  146. if (status & I2C_STAT_XRDY) {
  147. /* Important: have to use byte access */
  148. writeb(regoffset, &i2c_base->data);
  149. writew(I2C_STAT_XRDY, &i2c_base->stat);
  150. }
  151. if (status & I2C_STAT_ARDY) {
  152. writew(I2C_STAT_ARDY, &i2c_base->stat);
  153. break;
  154. }
  155. }
  156. /* set slave address */
  157. writew(devaddr, &i2c_base->sa);
  158. /* read one byte from slave */
  159. writew(1, &i2c_base->cnt);
  160. /* need stop bit here */
  161. writew(I2C_CON_EN | I2C_CON_MST |
  162. I2C_CON_STT | I2C_CON_STP,
  163. &i2c_base->con);
  164. /* receive data */
  165. while (1) {
  166. status = wait_for_pin();
  167. if (status == 0 || status & I2C_STAT_NACK) {
  168. i2c_error = 1;
  169. goto read_exit;
  170. }
  171. if (status & I2C_STAT_RRDY) {
  172. #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
  173. defined(CONFIG_OMAP44XX)
  174. *value = readb(&i2c_base->data);
  175. #else
  176. *value = readw(&i2c_base->data);
  177. #endif
  178. writew(I2C_STAT_RRDY, &i2c_base->stat);
  179. }
  180. if (status & I2C_STAT_ARDY) {
  181. writew(I2C_STAT_ARDY, &i2c_base->stat);
  182. break;
  183. }
  184. }
  185. read_exit:
  186. flush_fifo();
  187. writew(0xFFFF, &i2c_base->stat);
  188. writew(0, &i2c_base->cnt);
  189. return i2c_error;
  190. }
  191. static void flush_fifo(void)
  192. { u16 stat;
  193. /* note: if you try and read data when its not there or ready
  194. * you get a bus error
  195. */
  196. while (1) {
  197. stat = readw(&i2c_base->stat);
  198. if (stat == I2C_STAT_RRDY) {
  199. #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
  200. defined(CONFIG_OMAP44XX)
  201. readb(&i2c_base->data);
  202. #else
  203. readw(&i2c_base->data);
  204. #endif
  205. writew(I2C_STAT_RRDY, &i2c_base->stat);
  206. udelay(1000);
  207. } else
  208. break;
  209. }
  210. }
  211. int i2c_probe(uchar chip)
  212. {
  213. u16 status;
  214. int res = 1; /* default = fail */
  215. if (chip == readw(&i2c_base->oa))
  216. return res;
  217. /* wait until bus not busy */
  218. wait_for_bb();
  219. /* try to read one byte */
  220. writew(1, &i2c_base->cnt);
  221. /* set slave address */
  222. writew(chip, &i2c_base->sa);
  223. /* stop bit needed here */
  224. writew (I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_STP, &i2c_base->con);
  225. while (1) {
  226. status = wait_for_pin();
  227. if (status == 0 || status & I2C_STAT_AL) {
  228. res = 1;
  229. goto probe_exit;
  230. }
  231. if (status & I2C_STAT_NACK) {
  232. res = 1;
  233. writew(0xff, &i2c_base->stat);
  234. writew (readw (&i2c_base->con) | I2C_CON_STP, &i2c_base->con);
  235. wait_for_bb ();
  236. break;
  237. }
  238. if (status & I2C_STAT_ARDY) {
  239. writew(I2C_STAT_ARDY, &i2c_base->stat);
  240. break;
  241. }
  242. if (status & I2C_STAT_RRDY) {
  243. res = 0;
  244. #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
  245. defined(CONFIG_OMAP44XX)
  246. readb(&i2c_base->data);
  247. #else
  248. readw(&i2c_base->data);
  249. #endif
  250. writew(I2C_STAT_RRDY, &i2c_base->stat);
  251. }
  252. }
  253. probe_exit:
  254. flush_fifo();
  255. /* don't allow any more data in... we don't want it. */
  256. writew(0, &i2c_base->cnt);
  257. writew(0xFFFF, &i2c_base->stat);
  258. return res;
  259. }
  260. int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len)
  261. {
  262. int i;
  263. if (alen > 1) {
  264. printf("I2C read: addr len %d not supported\n", alen);
  265. return 1;
  266. }
  267. if (addr + len > 256) {
  268. puts("I2C read: address out of range\n");
  269. return 1;
  270. }
  271. for (i = 0; i < len; i++) {
  272. if (i2c_read_byte(chip, addr + i, &buffer[i])) {
  273. puts("I2C read: I/O error\n");
  274. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  275. return 1;
  276. }
  277. }
  278. return 0;
  279. }
  280. int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len)
  281. {
  282. int i;
  283. u16 status;
  284. int i2c_error = 0;
  285. if (alen > 1) {
  286. printf("I2C write: addr len %d not supported\n", alen);
  287. return 1;
  288. }
  289. if (addr + len > 256) {
  290. printf("I2C write: address 0x%x + 0x%x out of range\n",
  291. addr, len);
  292. return 1;
  293. }
  294. /* wait until bus not busy */
  295. wait_for_bb();
  296. /* start address phase - will write regoffset + len bytes data */
  297. /* TODO consider case when !CONFIG_OMAP243X/34XX/44XX */
  298. writew(alen + len, &i2c_base->cnt);
  299. /* set slave address */
  300. writew(chip, &i2c_base->sa);
  301. /* stop bit needed here */
  302. writew(I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_TRX |
  303. I2C_CON_STP, &i2c_base->con);
  304. /* Send address byte */
  305. status = wait_for_pin();
  306. if (status == 0 || status & I2C_STAT_NACK) {
  307. i2c_error = 1;
  308. printf("error waiting for i2c address ACK (status=0x%x)\n",
  309. status);
  310. goto write_exit;
  311. }
  312. if (status & I2C_STAT_XRDY) {
  313. writeb(addr & 0xFF, &i2c_base->data);
  314. writew(I2C_STAT_XRDY, &i2c_base->stat);
  315. } else {
  316. i2c_error = 1;
  317. printf("i2c bus not ready for transmit (status=0x%x)\n",
  318. status);
  319. goto write_exit;
  320. }
  321. /* address phase is over, now write data */
  322. for (i = 0; i < len; i++) {
  323. status = wait_for_pin();
  324. if (status == 0 || status & I2C_STAT_NACK) {
  325. i2c_error = 1;
  326. printf("i2c error waiting for data ACK (status=0x%x)\n",
  327. status);
  328. goto write_exit;
  329. }
  330. if (status & I2C_STAT_XRDY) {
  331. writeb(buffer[i], &i2c_base->data);
  332. writew(I2C_STAT_XRDY, &i2c_base->stat);
  333. } else {
  334. i2c_error = 1;
  335. printf("i2c bus not ready for Tx (i=%d)\n", i);
  336. goto write_exit;
  337. }
  338. }
  339. write_exit:
  340. flush_fifo();
  341. writew(0xFFFF, &i2c_base->stat);
  342. return i2c_error;
  343. }
  344. static void wait_for_bb(void)
  345. {
  346. int timeout = I2C_TIMEOUT;
  347. u16 stat;
  348. writew(0xFFFF, &i2c_base->stat); /* clear current interrupts...*/
  349. while ((stat = readw(&i2c_base->stat) & I2C_STAT_BB) && timeout--) {
  350. writew(stat, &i2c_base->stat);
  351. udelay(1000);
  352. }
  353. if (timeout <= 0) {
  354. printf("timed out in wait_for_bb: I2C_STAT=%x\n",
  355. readw(&i2c_base->stat));
  356. }
  357. writew(0xFFFF, &i2c_base->stat); /* clear delayed stuff*/
  358. }
  359. static u16 wait_for_pin(void)
  360. {
  361. u16 status;
  362. int timeout = I2C_TIMEOUT;
  363. do {
  364. udelay(1000);
  365. status = readw(&i2c_base->stat);
  366. } while (!(status &
  367. (I2C_STAT_ROVR | I2C_STAT_XUDF | I2C_STAT_XRDY |
  368. I2C_STAT_RRDY | I2C_STAT_ARDY | I2C_STAT_NACK |
  369. I2C_STAT_AL)) && timeout--);
  370. if (timeout <= 0) {
  371. printf("timed out in wait_for_pin: I2C_STAT=%x\n",
  372. readw(&i2c_base->stat));
  373. writew(0xFFFF, &i2c_base->stat);
  374. status = 0;
  375. }
  376. return status;
  377. }
  378. int i2c_set_bus_num(unsigned int bus)
  379. {
  380. if ((bus < 0) || (bus >= I2C_BUS_MAX)) {
  381. printf("Bad bus: %d\n", bus);
  382. return -1;
  383. }
  384. #if I2C_BUS_MAX == 3
  385. if (bus == 2)
  386. i2c_base = (struct i2c *)I2C_BASE3;
  387. else
  388. #endif
  389. if (bus == 1)
  390. i2c_base = (struct i2c *)I2C_BASE2;
  391. else
  392. i2c_base = (struct i2c *)I2C_BASE1;
  393. current_bus = bus;
  394. if (!bus_initialized[current_bus])
  395. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  396. return 0;
  397. }
  398. int i2c_get_bus_num(void)
  399. {
  400. return (int) current_bus;
  401. }