km8309-common.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * Copyright (C) 2012 Keymile AG
  3. * Gerlando Falauto <gerlando.falauto@keymile.com>
  4. *
  5. * Based on km8321-common.h, see respective copyright notice for credits
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. */
  12. #ifndef __CONFIG_KM8309_COMMON_H
  13. #define __CONFIG_KM8309_COMMON_H
  14. /*
  15. * High Level Configuration Options
  16. */
  17. #define CONFIG_E300 1 /* E300 family */
  18. #define CONFIG_QE 1 /* Has QE */
  19. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  20. #define CONFIG_MPC830x 1 /* MPC830x family */
  21. #define CONFIG_MPC8309 1 /* MPC8309 CPU specific */
  22. #define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
  23. #define CONFIG_CMD_DIAG 1
  24. /* include common defines/options for all 83xx Keymile boards */
  25. #include "km83xx-common.h"
  26. /* QE microcode/firmware address */
  27. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  28. /* at end of uboot partition, before env */
  29. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xF00B0000
  30. /*
  31. * System IO Config
  32. */
  33. /* 0x14000180 SICR_1 */
  34. #define CONFIG_SYS_SICRL (0 \
  35. | SICR_1_UART1_UART1RTS \
  36. | SICR_1_I2C_CKSTOP \
  37. | SICR_1_IRQ_A_IRQ \
  38. | SICR_1_IRQ_B_IRQ \
  39. | SICR_1_GPIO_A_GPIO \
  40. | SICR_1_GPIO_B_GPIO \
  41. | SICR_1_GPIO_C_GPIO \
  42. | SICR_1_GPIO_D_GPIO \
  43. | SICR_1_GPIO_E_GPIO \
  44. | SICR_1_GPIO_F_GPIO \
  45. | SICR_1_USB_A_UART2S \
  46. | SICR_1_USB_B_UART2RTS \
  47. | SICR_1_FEC1_FEC1 \
  48. | SICR_1_FEC2_FEC2 \
  49. )
  50. /* 0x00080400 SICR_2 */
  51. #define CONFIG_SYS_SICRH (0 \
  52. | SICR_2_FEC3_FEC3 \
  53. | SICR_2_HDLC1_A_HDLC1 \
  54. | SICR_2_ELBC_A_LA \
  55. | SICR_2_ELBC_B_LCLK \
  56. | SICR_2_HDLC2_A_HDLC2 \
  57. | SICR_2_USB_D_GPIO \
  58. | SICR_2_PCI_PCI \
  59. | SICR_2_HDLC1_B_HDLC1 \
  60. | SICR_2_HDLC1_C_HDLC1 \
  61. | SICR_2_HDLC2_B_GPIO \
  62. | SICR_2_HDLC2_C_HDLC2 \
  63. | SICR_2_QUIESCE_B \
  64. )
  65. /* GPR_1 */
  66. #define CONFIG_SYS_GPR1 0x50008060
  67. #define CONFIG_SYS_GP1DIR 0x00000000
  68. #define CONFIG_SYS_GP1ODR 0x00000000
  69. #define CONFIG_SYS_GP2DIR 0xFF000000
  70. #define CONFIG_SYS_GP2ODR 0x00000000
  71. /*
  72. * Hardware Reset Configuration Word
  73. */
  74. #define CONFIG_SYS_HRCW_LOW (\
  75. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 | \
  76. HRCWL_DDR_TO_SCB_CLK_2X1 | \
  77. HRCWL_CSB_TO_CLKIN_2X1 | \
  78. HRCWL_CORE_TO_CSB_2X1 | \
  79. HRCWL_CE_PLL_VCO_DIV_2 | \
  80. HRCWL_CE_TO_PLL_1X3)
  81. #define CONFIG_SYS_HRCW_HIGH (\
  82. HRCWH_PCI_AGENT | \
  83. HRCWH_PCI_ARBITER_DISABLE | \
  84. HRCWH_CORE_ENABLE | \
  85. HRCWH_FROM_0X00000100 | \
  86. HRCWH_BOOTSEQ_DISABLE | \
  87. HRCWH_SW_WATCHDOG_DISABLE | \
  88. HRCWH_ROM_LOC_LOCAL_16BIT | \
  89. HRCWH_BIG_ENDIAN | \
  90. HRCWH_LALE_NORMAL)
  91. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f
  92. #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
  93. SDRAM_CFG_32_BE | \
  94. SDRAM_CFG_SREN | \
  95. SDRAM_CFG_HSE)
  96. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
  97. #define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  98. #define CONFIG_SYS_DDR_INTERVAL ((0x064 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
  99. (0x200 << SDRAM_INTERVAL_REFINT_SHIFT))
  100. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \
  101. CSCONFIG_ODT_RD_NEVER | \
  102. CSCONFIG_ODT_WR_ONLY_CURRENT | \
  103. CSCONFIG_ROW_BIT_13 | \
  104. CSCONFIG_COL_BIT_10)
  105. #define CONFIG_SYS_DDR_MODE 0x47860242
  106. #define CONFIG_SYS_DDR_MODE2 0x8080c000
  107. #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
  108. (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
  109. (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
  110. (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
  111. (0 << TIMING_CFG0_WWT_SHIFT) | \
  112. (0 << TIMING_CFG0_RRT_SHIFT) | \
  113. (0 << TIMING_CFG0_WRT_SHIFT) | \
  114. (0 << TIMING_CFG0_RWT_SHIFT))
  115. #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_40) | \
  116. (2 << TIMING_CFG1_WRTORD_SHIFT) | \
  117. (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
  118. (3 << TIMING_CFG1_WRREC_SHIFT) | \
  119. (7 << TIMING_CFG1_REFREC_SHIFT) | \
  120. (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
  121. (7 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
  122. (3 << TIMING_CFG1_PRETOACT_SHIFT))
  123. #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
  124. (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
  125. (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
  126. (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
  127. (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
  128. (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
  129. (5 << TIMING_CFG2_CPO_SHIFT))
  130. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  131. #define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000
  132. #define CONFIG_SYS_KMBEC_FPGA_SIZE 128
  133. /* EEprom support */
  134. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  135. /*
  136. * Local Bus Configuration & Clock Setup
  137. */
  138. #define CONFIG_SYS_LCRR_DBYP 0x80000000
  139. #define CONFIG_SYS_LCRR_EADC 0x00010000
  140. #define CONFIG_SYS_LCRR_CLKDIV 0x00000002
  141. #define CONFIG_SYS_LBC_LBCR 0x00000000
  142. /*
  143. * MMU Setup
  144. */
  145. #define CONFIG_SYS_IBAT7L (0)
  146. #define CONFIG_SYS_IBAT7U (0)
  147. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  148. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  149. #endif /* __CONFIG_KM8309_COMMON_H */