taishan.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. /************************************************************************
  21. * TAISHAN.h - configuration for AMCC 440GX Ref
  22. ***********************************************************************/
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*-----------------------------------------------------------------------
  26. * High Level Configuration Options
  27. *----------------------------------------------------------------------*/
  28. #define CONFIG_TAISHAN 1 /* Board is taishan */
  29. #define CONFIG_440GX 1 /* Specifc GX support */
  30. #define CONFIG_440 1 /* ... PPC440 family */
  31. #define CONFIG_4xx 1 /* ... PPC4xx family */
  32. #undef CFG_DRAM_TEST /* Disable-takes long time! */
  33. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  34. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  35. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  36. /*-----------------------------------------------------------------------
  37. * Base addresses -- Note these are effective addresses where the
  38. * actual resources get mapped (not physical addresses)
  39. *----------------------------------------------------------------------*/
  40. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  41. #define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
  42. #define CFG_MONITOR_BASE 0xfffc0000 /* start of monitor */
  43. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  44. #define CFG_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
  45. #define CFG_ISRAM_BASE 0xc0000000 /* internal SRAM */
  46. #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
  47. #define CFG_EBC0_FLASH_BASE CFG_FLASH_BASE
  48. #define CFG_EBC1_FPGA_BASE (CFG_PERIPHERAL_BASE + 0x01000000)
  49. #define CFG_EBC2_LCM_BASE (CFG_PERIPHERAL_BASE + 0x02000000)
  50. #define CFG_EBC3_CONN_BASE (CFG_PERIPHERAL_BASE + 0x08000000)
  51. #define CFG_GPIO_BASE (CFG_PERIPHERAL_BASE + 0x00000700)
  52. /*-----------------------------------------------------------------------
  53. * Initial RAM & stack pointer (placed in internal SRAM)
  54. *----------------------------------------------------------------------*/
  55. #define CFG_TEMP_STACK_OCM 1
  56. #define CFG_OCM_DATA_ADDR CFG_ISRAM_BASE
  57. #define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */
  58. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM*/
  59. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data*/
  60. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  61. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
  62. #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
  63. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/
  64. #define CFG_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc*/
  65. /*-----------------------------------------------------------------------
  66. * Serial Port
  67. *----------------------------------------------------------------------*/
  68. #define CONFIG_UART1_CONSOLE 1 /* use of UART1 as console */
  69. #define CONFIG_SERIAL_MULTI 1 /* enable serial multi support */
  70. #define CFG_EXT_SERIAL_CLOCK (1843200 * 6) /* Ext clk @ 11.059 MHz */
  71. #define CONFIG_BAUDRATE 115200
  72. #define CFG_BAUDRATE_TABLE \
  73. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  74. /*-----------------------------------------------------------------------
  75. * Environment
  76. *----------------------------------------------------------------------*/
  77. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  78. /*-----------------------------------------------------------------------
  79. * FLASH related
  80. *----------------------------------------------------------------------*/
  81. #define CFG_FLASH_CFI
  82. #define CFG_FLASH_CFI_DRIVER
  83. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  84. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  85. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  86. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  87. #define CFG_MAX_FLASH_SECT 1024 /* sectors per device */
  88. #undef CFG_FLASH_CHECKSUM
  89. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  90. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  91. #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  92. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  93. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  94. /* Address and size of Redundant Environment Sector */
  95. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  96. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  97. /*-----------------------------------------------------------------------
  98. * E2PROM bootstrap configure value
  99. *----------------------------------------------------------------------*/
  100. /*
  101. * 800/133/66
  102. * IIC 0~15: 86 78 11 6a 61 A7 04 62 00 00 00 00 00 00 00 00
  103. */
  104. /*
  105. * 800/160/80
  106. * IIC 0~15: 86 78 c1 a6 09 67 04 63 00 00 00 00 00 00 00 00
  107. */
  108. /*-----------------------------------------------------------------------
  109. * DDR SDRAM
  110. *----------------------------------------------------------------------*/
  111. #undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup */
  112. #define CONFIG_SDRAM_BANK0 1 /* init onboard DDR SDRAM bank 0 */
  113. #define CFG_SDRAM0_TR0 0xC10A401A
  114. #undef CONFIG_SDRAM_ECC /* enable ECC support */
  115. /*-----------------------------------------------------------------------
  116. * I2C
  117. *----------------------------------------------------------------------*/
  118. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  119. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  120. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  121. #define CFG_I2C_SLAVE 0x7F
  122. #undef CFG_I2C_MULTI_EEPROMS
  123. #define CFG_I2C_EEPROM_ADDR 0x50
  124. #define CFG_I2C_EEPROM_ADDR_LEN 1
  125. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  126. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  127. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  128. #define CFG_BOOTSTRAP_IIC_ADDR 0x50
  129. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  130. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  131. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  132. #define CFG_DTT_MAX_TEMP 70
  133. #define CFG_DTT_LOW_TEMP -30
  134. #define CFG_DTT_HYSTERESIS 3
  135. /*-----------------------------------------------------------------------
  136. * Environment
  137. *----------------------------------------------------------------------*/
  138. #define CONFIG_PREBOOT "echo;" \
  139. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  140. "echo"
  141. #undef CONFIG_BOOTARGS
  142. #define CONFIG_EXTRA_ENV_SETTINGS \
  143. "netdev=eth0\0" \
  144. "hostname=taishan\0" \
  145. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  146. "nfsroot=${serverip}:${rootpath}\0" \
  147. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  148. "addip=setenv bootargs ${bootargs} " \
  149. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  150. ":${hostname}:${netdev}:off panic=1\0" \
  151. "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
  152. "flash_nfs=run nfsargs addip addtty;" \
  153. "bootm ${kernel_addr}\0" \
  154. "flash_self=run ramargs addip addtty;" \
  155. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  156. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  157. "bootm\0" \
  158. "rootpath=/opt/eldk/ppc_4xx\0" \
  159. "bootfile=/tftpboot/taishan/uImage\0" \
  160. "kernel_addr=fc000000\0" \
  161. "ramdisk_addr=fc180000\0" \
  162. "initrd_high=30000000\0" \
  163. "load=tftp 100000 /tftpboot/taishan/u-boot.bin\0" \
  164. "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
  165. "cp.b 100000 fffc0000 40000;" \
  166. "setenv filesize;saveenv\0" \
  167. "upd=run load;run update\0" \
  168. "fixedip=setenv bootargs $(bootargs) ip=$(ipaddr):$(serverip):" \
  169. "$(gatewayip):$(netmask):$(hostname):$(netdev):off panic=1\0" \
  170. "dhcp=setenv bootargs $(bootargs) ip=dhcp\0" \
  171. "kozio=bootm 0xffe00000\0" \
  172. ""
  173. #define CONFIG_BOOTCOMMAND "run flash_self"
  174. #if 0
  175. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  176. #else
  177. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  178. #endif
  179. #define CONFIG_BAUDRATE 115200
  180. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  181. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  182. /*-----------------------------------------------------------------------
  183. * Networking
  184. *----------------------------------------------------------------------*/
  185. #define CONFIG_EMAC_NR_START 2 /* start with EMAC 2 (skip 0&1) */
  186. #define CONFIG_MII 1 /* MII PHY management */
  187. #define CONFIG_NET_MULTI 1
  188. #define CONFIG_PHY_ADDR 0xff /* no phy on EMAC0 */
  189. #define CONFIG_PHY1_ADDR 0xff /* no phy on EMAC1 */
  190. #define CONFIG_PHY2_ADDR 0x1
  191. #define CONFIG_PHY3_ADDR 0x3
  192. #define CONFIG_ET1011C_PHY 1
  193. #define CONFIG_HAS_ETH0
  194. #define CONFIG_HAS_ETH1
  195. #define CONFIG_HAS_ETH2
  196. #define CONFIG_HAS_ETH3
  197. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  198. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  199. #define CONFIG_PHY_RESET_DELAY 1000
  200. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  201. #define CONFIG_NETCONSOLE /* include NetConsole support */
  202. /*-----------------------------------------------------------------------
  203. * Console/Commands/Parser
  204. *----------------------------------------------------------------------*/
  205. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  206. CFG_CMD_ASKENV | \
  207. CFG_CMD_DHCP | \
  208. CFG_CMD_DIAG | \
  209. CFG_CMD_DTT | \
  210. CFG_CMD_ELF | \
  211. CFG_CMD_EEPROM | \
  212. CFG_CMD_I2C | \
  213. CFG_CMD_IRQ | \
  214. CFG_CMD_MII | \
  215. CFG_CMD_NET | \
  216. CFG_CMD_NFS | \
  217. CFG_CMD_PCI | \
  218. CFG_CMD_PING | \
  219. CFG_CMD_REGINFO)
  220. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  221. #include <cmd_confdefs.h>
  222. #undef CONFIG_WATCHDOG /* watchdog disabled */
  223. /*-----------------------------------------------------------------------
  224. * Miscellaneous configurable options
  225. *----------------------------------------------------------------------*/
  226. #define CFG_LONGHELP /* undef to save memory */
  227. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  228. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  229. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  230. #else
  231. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  232. #endif
  233. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  234. #define CFG_MAXARGS 16 /* max number of command args */
  235. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  236. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  237. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  238. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  239. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  240. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  241. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  242. #define CONFIG_LOOPW 1 /* enable loopw command */
  243. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  244. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  245. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  246. /*-----------------------------------------------------------------------
  247. * PCI stuff
  248. *-----------------------------------------------------------------------
  249. */
  250. /* General PCI */
  251. #define CONFIG_PCI /* include pci support */
  252. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  253. #define CONFIG_EEPRO100 1 /* include PCI EEPRO100 */
  254. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  255. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE */
  256. /* Board-specific PCI */
  257. #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
  258. #define CFG_PCI_TARGET_INIT /* let board init pci target */
  259. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  260. #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  261. /*
  262. * For booting Linux, the board info and command line data
  263. * have to be in the first 8 MB of memory, since this is
  264. * the maximum mapped by the Linux kernel during initialization.
  265. */
  266. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  267. /*-----------------------------------------------------------------------
  268. * Cache Configuration
  269. *----------------------------------------------------------------------*/
  270. #define CFG_DCACHE_SIZE 32768 /* For AMCC 440 CPUs */
  271. #define CFG_CACHELINE_SIZE 32 /* ... */
  272. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  273. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  274. #endif
  275. /*
  276. * Internal Definitions
  277. *
  278. * Boot Flags
  279. */
  280. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  281. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  282. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  283. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  284. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  285. #endif
  286. #endif /* __CONFIG_H */