svm_sc8xx.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * (C) Copyright 2000, 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific,
  25. * for SinoVee Microsystems SC8xx series SBC
  26. * http://www.fel.com.cn (Chinese)
  27. * http://www.sinovee.com (English)
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /* Custom configuration */
  32. /* SC823,SC850,SC860SAR, FEL8xx-AT(823/850/860) */
  33. /* SC85T,SC860T, FEL8xx-AT(855T/860T) */
  34. /*#define CONFIG_FEL8xx_AT */
  35. /*#define CONFIG_LCD */
  36. /* if core > 50MHz , un-comment CONFIG_BUS_DIV2 */
  37. /* #define CONFIG_50MHz */
  38. /* #define CONFIG_66MHz */
  39. /* #define CONFIG_75MHz */
  40. #define CONFIG_80MHz
  41. /*#define CONFIG_100MHz */
  42. /* #define CONFIG_BUS_DIV2 1 */
  43. /* for BOOT device port size */
  44. /* #define CONFIG_BOOT_8B */
  45. #define CONFIG_BOOT_16B
  46. /* #define CONFIG_BOOT_32B */
  47. /* #define CONFIG_CAN_DRIVER */
  48. /* #define DEBUG */
  49. #define CONFIG_FEC_ENET
  50. /* #define CONFIG_SDRAM_16M */
  51. #define CONFIG_SDRAM_32M
  52. /* #define CONFIG_SDRAM_64M */
  53. #define CFG_RESET_ADDRESS 0xffffffff
  54. /*
  55. * High Level Configuration Options
  56. * (easy to change)
  57. */
  58. /* #define CONFIG_MPC823 1 */
  59. /* #define CONFIG_MPC850 1 */
  60. #define CONFIG_MPC855 1
  61. /* #define CONFIG_MPC860 1 */
  62. /* #define CONFIG_MPC860T 1 */
  63. #undef CONFIG_WATCHDOG /* watchdog */
  64. #define CONFIG_SVM_SC8xx 1 /* ...on SVM SC8xx series */
  65. #ifdef CONFIG_LCD /* with LCD controller ? */
  66. /* #define CONFIG_NEC_NL6448BC20 1 / * use NEC NL6448BC20 display */
  67. #endif
  68. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  69. #undef CONFIG_8xx_CONS_SMC2
  70. #undef CONFIG_8xx_CONS_NONE
  71. #define CONFIG_BAUDRATE 19200 /* console baudrate = 115kbps */
  72. #if 0
  73. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  74. #else
  75. #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  76. #endif
  77. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  78. #define CONFIG_BOARD_TYPES 1 /* support board types */
  79. #define CONFIG_PREBOOT "echo;echo Welcome to U-Boot SVM port;echo;echo Type \"? or help\" to get on-line help;echo"
  80. #undef CONFIG_BOOTARGS
  81. #define CONFIG_EXTRA_ENV_SETTINGS \
  82. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  83. "nfsroot=${serverip}:${rootpath}\0" \
  84. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  85. "addip=setenv bootargs ${bootargs} " \
  86. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  87. ":${hostname}:${netdev}:off panic=1\0" \
  88. "flash_nfs=run nfsargs addip;" \
  89. "bootm ${kernel_addr}\0" \
  90. "flash_self=run ramargs addip;" \
  91. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  92. "net_nfs=tftp 0x210000 ${bootfile};run nfsargs addip;bootm\0" \
  93. "rootpath=/opt/sinovee/ppc8xx-linux-2.0/target\0" \
  94. "bootfile=pImage-sc855t\0" \
  95. "kernel_addr=48000000\0" \
  96. "ramdisk_addr=48100000\0" \
  97. ""
  98. #define CONFIG_BOOTCOMMAND \
  99. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  100. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  101. "tftpboot 0x210000 pImage-sc855t;bootm 0x210000"
  102. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  103. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  104. #ifdef CONFIG_LCD
  105. # undef CONFIG_STATUS_LED /* disturbs display */
  106. #else
  107. # define CONFIG_STATUS_LED 1 /* Status LED enabled */
  108. #endif /* CONFIG_LCD */
  109. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  110. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  111. #define CONFIG_MAC_PARTITION
  112. #define CONFIG_DOS_PARTITION
  113. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  114. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  115. CFG_CMD_ASKENV | \
  116. CFG_CMD_DHCP | \
  117. CFG_CMD_DOC | \
  118. /* CFG_CMD_IDE |*/ \
  119. CFG_CMD_DATE )
  120. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  121. #include <cmd_confdefs.h>
  122. #define CFG_NAND_LEGACY
  123. /*
  124. * Miscellaneous configurable options
  125. */
  126. #define CFG_LONGHELP /* undef to save memory */
  127. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  128. #ifdef CFG_HUSH_PARSER
  129. #define CFG_PROMPT_HUSH_PS2 "> "
  130. #endif
  131. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  132. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  133. #else
  134. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  135. #endif
  136. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  137. #define CFG_MAXARGS 16 /* max number of command args */
  138. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  139. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  140. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  141. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  142. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  143. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  144. /*
  145. * Low Level Configuration Settings
  146. * (address mappings, register initial values, etc.)
  147. * You should know what you are doing if you make changes here.
  148. */
  149. /*-----------------------------------------------------------------------
  150. * Internal Memory Mapped Register
  151. */
  152. #define CFG_IMMR 0xFF000000
  153. /*-----------------------------------------------------------------------
  154. * Definitions for initial stack pointer and data area (in DPRAM)
  155. */
  156. #define CFG_INIT_RAM_ADDR CFG_IMMR
  157. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  158. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  159. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  160. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  161. /*-----------------------------------------------------------------------
  162. * Start addresses for the final memory configuration
  163. * (Set up by the startup code)
  164. * Please note that CFG_SDRAM_BASE _must_ start at 0
  165. */
  166. #define CFG_SDRAM_BASE 0x00000000
  167. #define CFG_FLASH_BASE 0x40000000
  168. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 192 kB for Monitor */
  169. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  170. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  171. /*
  172. * For booting Linux, the board info and command line data
  173. * have to be in the first 8 MB of memory, since this is
  174. * the maximum mapped by the Linux kernel during initialization.
  175. */
  176. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  177. /*-----------------------------------------------------------------------
  178. * FLASH organization
  179. */
  180. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  181. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  182. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  183. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  184. #define CFG_ENV_IS_IN_FLASH 1
  185. #ifdef CONFIG_BOOT_8B
  186. #define CFG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
  187. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  188. #elif defined (CONFIG_BOOT_16B)
  189. #define CFG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
  190. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  191. #elif defined (CONFIG_BOOT_32B)
  192. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  193. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  194. #endif
  195. /* Address and size of Redundant Environment Sector */
  196. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  197. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  198. /*-----------------------------------------------------------------------
  199. * Hardware Information Block
  200. */
  201. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  202. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  203. #define CFG_HWINFO_MAGIC 0x46454C38 /* 'SVM8' */
  204. /*-----------------------------------------------------------------------
  205. * Cache Configuration
  206. */
  207. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  208. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  209. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  210. #endif
  211. /*-----------------------------------------------------------------------
  212. * SYPCR - System Protection Control 11-9
  213. * SYPCR can only be written once after reset!
  214. *-----------------------------------------------------------------------
  215. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  216. */
  217. #if defined(CONFIG_WATCHDOG)
  218. /*#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  219. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  220. */
  221. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_SWF | \
  222. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  223. #else
  224. #define CFG_SYPCR 0xffffff88
  225. #endif
  226. /*-----------------------------------------------------------------------
  227. * SIUMCR - SIU Module Configuration 11-6
  228. *-----------------------------------------------------------------------
  229. * PCMCIA config., multi-function pin tri-state
  230. */
  231. #ifndef CONFIG_CAN_DRIVER
  232. /*#define CFG_SIUMCR 0x00610c00 */
  233. #define CFG_SIUMCR 0x00000000
  234. #else /* we must activate GPL5 in the SIUMCR for CAN */
  235. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  236. #endif /* CONFIG_CAN_DRIVER */
  237. /*-----------------------------------------------------------------------
  238. * TBSCR - Time Base Status and Control 11-26
  239. *-----------------------------------------------------------------------
  240. * Clear Reference Interrupt Status, Timebase freezing enabled
  241. */
  242. #define CFG_TBSCR 0x0001
  243. /*-----------------------------------------------------------------------
  244. * RTCSC - Real-Time Clock Status and Control Register 11-27
  245. *-----------------------------------------------------------------------
  246. */
  247. #define CFG_RTCSC 0x00c3
  248. /*-----------------------------------------------------------------------
  249. * PISCR - Periodic Interrupt Status and Control 11-31
  250. *-----------------------------------------------------------------------
  251. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  252. */
  253. #define CFG_PISCR 0x0000
  254. /*-----------------------------------------------------------------------
  255. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  256. *-----------------------------------------------------------------------
  257. * Reset PLL lock status sticky bit, timer expired status bit and timer
  258. * interrupt status bit
  259. */
  260. #if defined (CONFIG_100MHz)
  261. #define CFG_PLPRCR 0x06301000
  262. #define CONFIG_8xx_GCLK_FREQ 100000000
  263. #elif defined (CONFIG_80MHz)
  264. #define CFG_PLPRCR 0x04f01000
  265. #define CONFIG_8xx_GCLK_FREQ 80000000
  266. #elif defined(CONFIG_75MHz)
  267. #define CFG_PLPRCR 0x04a00100
  268. #define CONFIG_8xx_GCLK_FREQ 75000000
  269. #elif defined(CONFIG_66MHz)
  270. #define CFG_PLPRCR 0x04101000
  271. #define CONFIG_8xx_GCLK_FREQ 66000000
  272. #elif defined(CONFIG_50MHz)
  273. #define CFG_PLPRCR 0x03101000
  274. #define CONFIG_8xx_GCLK_FREQ 50000000
  275. #endif
  276. /*-----------------------------------------------------------------------
  277. * SCCR - System Clock and reset Control Register 15-27
  278. *-----------------------------------------------------------------------
  279. * Set clock output, timebase and RTC source and divider,
  280. * power management and some other internal clocks
  281. */
  282. #define SCCR_MASK SCCR_EBDF11
  283. #ifdef CONFIG_BUS_DIV2
  284. #define CFG_SCCR 0x02020000 | SCCR_RTSEL
  285. #else /* up to 50 MHz we use a 1:1 clock */
  286. #define CFG_SCCR 0x02000000 | SCCR_RTSEL
  287. #endif
  288. /*-----------------------------------------------------------------------
  289. * PCMCIA stuff
  290. *-----------------------------------------------------------------------
  291. *
  292. */
  293. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  294. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  295. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  296. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  297. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  298. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  299. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  300. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  301. /*-----------------------------------------------------------------------
  302. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  303. *-----------------------------------------------------------------------
  304. */
  305. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  306. #define CONFIG_IDE_8xx_DIRECT 1 /* Direct IDE not supported */
  307. #undef CONFIG_IDE_LED /* LED for ide not supported */
  308. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  309. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  310. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  311. #define CFG_ATA_BASE_ADDR 0xFE100010
  312. #define CFG_ATA_IDE0_OFFSET 0x0000
  313. /*#define CFG_ATA_IDE1_OFFSET 0x0C00 */
  314. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O
  315. */
  316. #define CFG_ATA_REG_OFFSET 0x0200 /* Offset for normal register accesses
  317. */
  318. #define CFG_ATA_ALT_OFFSET 0x0210 /* Offset for alternate registers
  319. */
  320. #define CONFIG_ATAPI
  321. #define CFG_PIO_MODE 0
  322. /*-----------------------------------------------------------------------
  323. *
  324. *-----------------------------------------------------------------------
  325. *
  326. */
  327. /*#define CFG_DER 0x2002000F*/
  328. #define CFG_DER 0x0
  329. /*
  330. * Init Memory Controller:
  331. *
  332. * BR0/1 and OR0/1 (FLASH)
  333. */
  334. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  335. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  336. /* used to re-map FLASH both when starting from SRAM or FLASH:
  337. * restrict access enough to keep SRAM working (if any)
  338. * but not too much to meddle with FLASH accesses
  339. */
  340. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  341. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  342. /*
  343. * FLASH timing:
  344. */
  345. #if defined(CONFIG_100MHz)
  346. #define CFG_OR_TIMING_FLASH 0x000002f4
  347. #define CFG_OR_TIMING_DOC 0x000002f4
  348. #define CFG_MxMR_PTx 0x61000000
  349. #define CFG_MPTPR 0x400
  350. #elif defined(CONFIG_80MHz)
  351. #define CFG_OR_TIMING_FLASH 0x00000ff4
  352. #define CFG_OR_TIMING_DOC 0x000001f4
  353. #define CFG_MxMR_PTx 0x4e000000
  354. #define CFG_MPTPR 0x400
  355. #elif defined(CONFIG_75MHz)
  356. #define CFG_OR_TIMING_FLASH 0x000008f4
  357. #define CFG_OR_TIMING_DOC 0x000002f4
  358. #define CFG_MxMR_PTx 0x49000000
  359. #define CFG_MPTPR 0x400
  360. #elif defined(CONFIG_66MHz)
  361. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  362. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  363. /*#define CFG_OR_TIMING_FLASH 0x000001f4 */
  364. #define CFG_OR_TIMING_DOC 0x000003f4
  365. #define CFG_MxMR_PTx 0x40000000
  366. #define CFG_MPTPR 0x400
  367. #else /* 50 MHz */
  368. #define CFG_OR_TIMING_FLASH 0x00000ff4
  369. #define CFG_OR_TIMING_DOC 0x000001f4
  370. #define CFG_MxMR_PTx 0x30000000
  371. #define CFG_MPTPR 0x400
  372. #endif /*CONFIG_??MHz */
  373. #if defined (CONFIG_BOOT_8B) /* 512K X 8 ,29F040 , 2MB space */
  374. #define CFG_OR0_PRELIM (0xffe00000 | CFG_OR_TIMING_FLASH)
  375. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V | BR_PS_8)
  376. #elif defined (CONFIG_BOOT_16B) /* 29lv160 X 16 , 4MB space */
  377. #define CFG_OR0_PRELIM (0xffc00000 | CFG_OR_TIMING_FLASH)
  378. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V | BR_PS_16)
  379. #elif defined( CONFIG_BOOT_32B ) /* 29lv160 X 2 X 32, 4/8/16MB , 64MB space */
  380. #define CFG_OR0_PRELIM (0xfc000000 | CFG_OR_TIMING_FLASH)
  381. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  382. #else
  383. #error Boot device port size missing.
  384. #endif
  385. /*
  386. * Disk-On-Chip configuration
  387. */
  388. #define CFG_DOC_SHORT_TIMEOUT
  389. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  390. #define CFG_DOC_SUPPORT_2000
  391. #define CFG_DOC_SUPPORT_MILLENNIUM
  392. #define CFG_DOC_BASE 0x80000000
  393. /*
  394. * Internal Definitions
  395. *
  396. * Boot Flags
  397. */
  398. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  399. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  400. #endif /* __CONFIG_H */