p3p440.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * (C) Copyright 2005-2006
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /************************************************************************
  26. * board/config_p3p440.h - configuration for Prodrive P3P440
  27. ***********************************************************************/
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*-----------------------------------------------------------------------
  31. * High Level Configuration Options
  32. *----------------------------------------------------------------------*/
  33. #define CONFIG_P3P440 1 /* Board is P3P440 */
  34. #define CONFIG_440GP 1 /* Specifc GP support */
  35. #define CONFIG_440 1 /* ... PPC440 family */
  36. #define CONFIG_4xx 1 /* ... PPC4xx family */
  37. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  38. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  39. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  40. /*-----------------------------------------------------------------------
  41. * Base addresses -- Note these are effective addresses where the
  42. * actual resources get mapped (not physical addresses)
  43. *----------------------------------------------------------------------*/
  44. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  45. #define CFG_FLASH_BASE 0xff800000 /* start of FLASH */
  46. #define CFG_MONITOR_BASE 0xfffc0000 /* start of monitor */
  47. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  48. #define CFG_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
  49. #define CFG_ISRAM_BASE 0xc0000000 /* internal SRAM */
  50. #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
  51. #define CFG_USB_BASE (CFG_PERIPHERAL_BASE + 0x00000000)
  52. /*-----------------------------------------------------------------------
  53. * Initial RAM & stack pointer (placed in internal SRAM)
  54. *----------------------------------------------------------------------*/
  55. #define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */
  56. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  57. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  58. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  59. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  60. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/
  61. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc*/
  62. /*-----------------------------------------------------------------------
  63. * DDR SDRAM
  64. *----------------------------------------------------------------------*/
  65. #define CONFIG_SDRAM_BANK0 1 /* init onboard DDR SDRAM bank 0*/
  66. #define CONFIG_SDRAM_ECC /* enable ECC support */
  67. #define CFG_SDRAM_TABLE { \
  68. {(256 << 20), 13, 0x000C4001}, /* 256MB mode 3, 13x10(4)*/ \
  69. {(64 << 20), 12, 0x00082001}} /* 64MB mode 2, 12x9(4) */
  70. /*-----------------------------------------------------------------------
  71. * Serial Port
  72. *----------------------------------------------------------------------*/
  73. #undef CFG_EXT_SERIAL_CLOCK
  74. #define CONFIG_BAUDRATE 115200
  75. #define CFG_BAUDRATE_TABLE \
  76. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  77. 57600, 115200, 230400, 460800, 921600 }
  78. /*-----------------------------------------------------------------------
  79. * I2C
  80. *----------------------------------------------------------------------*/
  81. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  82. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  83. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  84. #define CFG_I2C_SLAVE 0x7F
  85. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  86. /*-----------------------------------------------------------------------
  87. * I2C RTC
  88. *----------------------------------------------------------------------*/
  89. #define CONFIG_RTC_MAX6900 1 /* MAX6900 RTC */
  90. /*-----------------------------------------------------------------------
  91. * I2C EEPROM (PCF8594C) for environment
  92. *----------------------------------------------------------------------*/
  93. #define CFG_I2C_EEPROM_ADDR 0x54 /* EEPROM PCF8594C */
  94. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  95. /* mask of address bits that overflow into the "EEPROM chip address" */
  96. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  97. #define CFG_EEPROM_PAGE_WRITE_BITS 3 /* The Philips PCF8594C has */
  98. /* 8 byte page write mode using */
  99. /* last 3 bits of the address */
  100. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 40 /* and takes up to 40 msec */
  101. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  102. /*-----------------------------------------------------------------------
  103. * Default configuration (environment varibles...)
  104. *----------------------------------------------------------------------*/
  105. #define CONFIG_PREBOOT "echo;" \
  106. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  107. "echo"
  108. #undef CONFIG_BOOTARGS
  109. #define CONFIG_EXTRA_ENV_SETTINGS \
  110. "netdev=eth0\0" \
  111. "hostname=p3p440\0" \
  112. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  113. "nfsroot=${serverip}:${rootpath}\0" \
  114. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  115. "addip=setenv bootargs ${bootargs} " \
  116. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  117. ":${hostname}:${netdev}:off panic=1\0" \
  118. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  119. "flash_nfs=run nfsargs addip addtty;" \
  120. "bootm ${kernel_addr}\0" \
  121. "flash_self=run ramargs addip addtty;" \
  122. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  123. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  124. "bootm\0" \
  125. "rootpath=/opt/eldk/ppc_4xx\0" \
  126. "bootfile=/tftpboot/p3p440/uImage\0" \
  127. "kernel_addr=ff800000\0" \
  128. "ramdisk_addr=ff810000\0" \
  129. "load=tftp 100000 /tftpboot/p3p440/u-boot.bin\0" \
  130. "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
  131. "cp.b 100000 fffc0000 40000;" \
  132. "setenv filesize;saveenv\0" \
  133. "upd=run load;run update\0" \
  134. "unlock=yes\0" \
  135. ""
  136. #define CONFIG_BOOTCOMMAND "run net_nfs"
  137. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  138. #define CONFIG_BAUDRATE 115200
  139. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  140. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  141. #define CONFIG_MII 1 /* MII PHY management */
  142. #define CONFIG_PHY_ADDR 0x1c /* PHY address */
  143. #define CONFIG_HAS_ETH1
  144. #define CONFIG_PHY1_ADDR 0x1d /* EMAC1 PHY address */
  145. #define CONFIG_NET_MULTI 1
  146. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  147. #define CONFIG_NETCONSOLE /* include NetConsole support */
  148. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  149. CFG_CMD_ASKENV | \
  150. CFG_CMD_DATE | \
  151. CFG_CMD_DHCP | \
  152. CFG_CMD_DIAG | \
  153. CFG_CMD_ELF | \
  154. CFG_CMD_I2C | \
  155. CFG_CMD_IRQ | \
  156. CFG_CMD_MII | \
  157. CFG_CMD_NET | \
  158. CFG_CMD_NFS | \
  159. CFG_CMD_PCI | \
  160. CFG_CMD_PING | \
  161. CFG_CMD_REGINFO | \
  162. CFG_CMD_EEPROM | \
  163. CFG_CMD_SNTP )
  164. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  165. #include <cmd_confdefs.h>
  166. #undef CONFIG_WATCHDOG /* watchdog disabled */
  167. /*-----------------------------------------------------------------------
  168. * Miscellaneous configurable options
  169. *----------------------------------------------------------------------*/
  170. #define CFG_LONGHELP /* undef to save memory */
  171. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  172. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  173. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  174. #else
  175. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  176. #endif
  177. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  178. #define CFG_MAXARGS 16 /* max number of command args */
  179. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  180. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  181. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  182. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  183. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  184. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  185. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  186. #define CONFIG_LOOPW 1 /* enable loopw command */
  187. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  188. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  189. /*-----------------------------------------------------------------------
  190. * PCI stuff
  191. *----------------------------------------------------------------------*/
  192. /* General PCI */
  193. #define CONFIG_PCI /* include pci support */
  194. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  195. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  196. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE */
  197. /* Board-specific PCI */
  198. #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
  199. #define CFG_PCI_TARGET_INIT /* let board init pci target */
  200. #define CONFIG_DISABLE_PISE_TEST /* disable PISE test (PCIX only)*/
  201. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  202. #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  203. /*-----------------------------------------------------------------------
  204. * External Bus Controller (EBC) Setup
  205. *----------------------------------------------------------------------*/
  206. #define CFG_FLASH0 0xFF800000
  207. #define CFG_FLASH1 0xFF000000
  208. #define CFG_FLASH2 0xFE800000
  209. #define CFG_FLASH3 0xFE000000
  210. #define CFG_USB 0xF0000000
  211. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  212. #define CFG_EBC_PB0AP 0x03050200
  213. #define CFG_EBC_PB0CR (CFG_FLASH0 | 0x7A000) /* BAS=0xFF8,BS=8MB,BU=R/W,BW=16bit */
  214. /* Memory Bank 1 (Flash Bank 1, NOR-FLASH) initialization */
  215. #define CFG_EBC_PB1AP 0x03050200
  216. #define CFG_EBC_PB1CR (CFG_FLASH1 | 0x7A000) /* BAS=0xFF8,BS=8MB,BU=R/W,BW=16bit */
  217. /* Memory Bank 2 (Flash Bank 2, NOR-FLASH) initialization */
  218. #define CFG_EBC_PB2AP 0x03050200
  219. #define CFG_EBC_PB2CR (CFG_FLASH2 | 0x7A000) /* BAS=0xFF8,BS=8MB,BU=R/W,BW=16bit */
  220. /* Memory Bank 3 (Flash Bank 3, NOR-FLASH) initialization */
  221. #define CFG_EBC_PB3AP 0x03050200
  222. #define CFG_EBC_PB3CR (CFG_FLASH3 | 0x7A000) /* BAS=0xFF8,BS=8MB,BU=R/W,BW=16bit */
  223. /* Memory Bank 7 (USB controller) initialization */
  224. #define CFG_EBC_PB7AP 0x02015000
  225. #define CFG_EBC_PB7CR (CFG_USB | 0xFE000) /* BAS=0xF00,BS=128MB,BU=R/W,BW=16bit*/
  226. /*-----------------------------------------------------------------------
  227. * FLASH related
  228. *----------------------------------------------------------------------*/
  229. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  230. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  231. #define CFG_FLASH_BANKS_LIST { CFG_FLASH3, CFG_FLASH2, CFG_FLASH1, CFG_FLASH0 }
  232. #define CFG_MAX_FLASH_BANKS 4 /* max number of memory banks */
  233. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  234. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  235. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  236. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  237. #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
  238. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  239. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  240. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  241. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  242. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  243. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  244. /* Address and size of Redundant Environment Sector */
  245. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  246. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  247. /*
  248. * For booting Linux, the board info and command line data
  249. * have to be in the first 8 MB of memory, since this is
  250. * the maximum mapped by the Linux kernel during initialization.
  251. */
  252. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  253. /*-----------------------------------------------------------------------
  254. * Cache Configuration
  255. */
  256. #define CFG_DCACHE_SIZE (32<<10) /* For AMCC 405 CPUs */
  257. #define CFG_CACHELINE_SIZE 32 /* ... */
  258. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  259. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  260. #endif
  261. /*
  262. * Internal Definitions
  263. *
  264. * Boot Flags
  265. */
  266. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  267. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  268. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  269. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  270. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  271. #endif
  272. #endif /* __CONFIG_H */