ocotea.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
  3. *
  4. * (C) Copyright 2005
  5. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /************************************************************************
  26. * 1 March 2004 Travis B. Sawyer <tsawyer@sandburst.com>
  27. * Adapted to current Das U-Boot source
  28. ***********************************************************************/
  29. /************************************************************************
  30. * OCOTEA.h - configuration for AMCC 440GX Ref (Ocotea)
  31. ***********************************************************************/
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*-----------------------------------------------------------------------
  35. * High Level Configuration Options
  36. *----------------------------------------------------------------------*/
  37. #define CONFIG_OCOTEA 1 /* Board is ebony */
  38. #define CONFIG_440GX 1 /* Specifc GX support */
  39. #define CONFIG_440 1 /* ... PPC440 family */
  40. #define CONFIG_4xx 1 /* ... PPC4xx family */
  41. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  42. #undef CFG_DRAM_TEST /* Disable-takes long time! */
  43. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  44. /*-----------------------------------------------------------------------
  45. * Base addresses -- Note these are effective addresses where the
  46. * actual resources get mapped (not physical addresses)
  47. *----------------------------------------------------------------------*/
  48. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  49. #define CFG_FLASH_BASE 0xff800000 /* start of FLASH */
  50. #define CFG_MONITOR_BASE 0xfffc0000 /* start of monitor */
  51. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  52. #define CFG_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
  53. #define CFG_ISRAM_BASE 0xc0000000 /* internal SRAM */
  54. #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
  55. #define CFG_FPGA_BASE (CFG_PERIPHERAL_BASE + 0x08300000)
  56. #define CFG_NVRAM_BASE_ADDR (CFG_PERIPHERAL_BASE + 0x08000000)
  57. /*-----------------------------------------------------------------------
  58. * Initial RAM & stack pointer (placed in internal SRAM)
  59. *----------------------------------------------------------------------*/
  60. #define CFG_TEMP_STACK_OCM 1
  61. #define CFG_OCM_DATA_ADDR CFG_ISRAM_BASE
  62. #define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */
  63. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  64. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  65. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  66. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
  67. #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
  68. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  69. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc*/
  70. /*-----------------------------------------------------------------------
  71. * Serial Port
  72. *----------------------------------------------------------------------*/
  73. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  74. #define CFG_EXT_SERIAL_CLOCK (1843200 * 6) /* Ext clk @ 11.059 MHz */
  75. #define CONFIG_BAUDRATE 115200
  76. #define CFG_BAUDRATE_TABLE \
  77. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  78. /*-----------------------------------------------------------------------
  79. * Environment
  80. *----------------------------------------------------------------------*/
  81. /*
  82. * Define here the location of the environment variables (FLASH or NVRAM).
  83. * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
  84. * supported for backward compatibility.
  85. */
  86. #if 1
  87. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  88. #else
  89. #define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  90. #endif
  91. /*-----------------------------------------------------------------------
  92. * NVRAM/RTC
  93. *
  94. * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located.
  95. * The DS1743 code assumes this condition (i.e. -- it assumes the base
  96. * address for the RTC registers is:
  97. *
  98. * CFG_NVRAM_BASE_ADDR + CFG_NVRAM_SIZE
  99. *
  100. *----------------------------------------------------------------------*/
  101. #define CFG_NVRAM_SIZE (0x2000 - 8) /* NVRAM size(8k)- RTC regs */
  102. #define CONFIG_RTC_DS174x 1 /* DS1743 RTC */
  103. #ifdef CFG_ENV_IS_IN_NVRAM
  104. #define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
  105. #define CFG_ENV_ADDR \
  106. (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE)
  107. #endif /* CFG_ENV_IS_IN_NVRAM */
  108. /*-----------------------------------------------------------------------
  109. * FLASH related
  110. *----------------------------------------------------------------------*/
  111. #define CFG_MAX_FLASH_BANKS 3 /* number of banks */
  112. #define CFG_MAX_FLASH_SECT 64 /* sectors per device */
  113. #undef CFG_FLASH_CHECKSUM
  114. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  115. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  116. #define CFG_FLASH_ADDR0 0x5555
  117. #define CFG_FLASH_ADDR1 0x2aaa
  118. #define CFG_FLASH_WORD_SIZE unsigned char
  119. #ifdef CFG_ENV_IS_IN_FLASH
  120. #define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  121. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  122. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  123. /* Address and size of Redundant Environment Sector */
  124. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  125. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  126. #endif /* CFG_ENV_IS_IN_FLASH */
  127. /*-----------------------------------------------------------------------
  128. * DDR SDRAM
  129. *----------------------------------------------------------------------*/
  130. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  131. #define SPD_EEPROM_ADDRESS {0x53,0x52} /* SPD i2c spd addresses */
  132. #define CONFIG_PROG_SDRAM_TLB 1 /* setup SDRAM TLB's dynamically*/
  133. /*-----------------------------------------------------------------------
  134. * I2C
  135. *----------------------------------------------------------------------*/
  136. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  137. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  138. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  139. #define CFG_I2C_SLAVE 0x7F
  140. #define CFG_I2C_MULTI_EEPROMS
  141. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  142. #define CFG_I2C_EEPROM_ADDR_LEN 1
  143. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  144. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  145. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  146. #define CONFIG_PREBOOT "echo;" \
  147. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  148. "echo"
  149. #undef CONFIG_BOOTARGS
  150. #define CONFIG_EXTRA_ENV_SETTINGS \
  151. "netdev=eth0\0" \
  152. "hostname=ocotea\0" \
  153. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  154. "nfsroot=${serverip}:${rootpath}\0" \
  155. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  156. "addip=setenv bootargs ${bootargs} " \
  157. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  158. ":${hostname}:${netdev}:off panic=1\0" \
  159. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  160. "flash_nfs=run nfsargs addip addtty;" \
  161. "bootm ${kernel_addr}\0" \
  162. "flash_self=run ramargs addip addtty;" \
  163. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  164. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  165. "bootm\0" \
  166. "rootpath=/opt/eldk/ppc_4xx\0" \
  167. "bootfile=/tftpboot/ocotea/uImage\0" \
  168. "kernel_addr=fff00000\0" \
  169. "ramdisk_addr=fff10000\0" \
  170. "initrd_high=30000000\0" \
  171. "load=tftp 100000 /tftpboot/ocotea/u-boot.bin\0" \
  172. "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
  173. "cp.b 100000 fffc0000 40000;" \
  174. "setenv filesize;saveenv\0" \
  175. "upd=run load;run update\0" \
  176. ""
  177. #define CONFIG_BOOTCOMMAND "run flash_self"
  178. #if 0
  179. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  180. #else
  181. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  182. #endif
  183. #define CONFIG_BAUDRATE 115200
  184. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  185. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  186. #define CONFIG_MII 1 /* MII PHY management */
  187. #define CONFIG_NET_MULTI 1
  188. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  189. #define CONFIG_PHY1_ADDR 2
  190. #define CONFIG_PHY2_ADDR 0x10
  191. #define CONFIG_PHY3_ADDR 0x18
  192. #define CONFIG_HAS_ETH0
  193. #define CONFIG_HAS_ETH1
  194. #define CONFIG_HAS_ETH2
  195. #define CONFIG_HAS_ETH3
  196. #define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
  197. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  198. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  199. #define CONFIG_PHY_RESET_DELAY 1000
  200. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  201. #define CONFIG_NETCONSOLE /* include NetConsole support */
  202. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  203. CFG_CMD_ASKENV | \
  204. CFG_CMD_DATE | \
  205. CFG_CMD_DHCP | \
  206. CFG_CMD_DIAG | \
  207. CFG_CMD_ELF | \
  208. CFG_CMD_EEPROM | \
  209. CFG_CMD_I2C | \
  210. CFG_CMD_IRQ | \
  211. CFG_CMD_MII | \
  212. CFG_CMD_NET | \
  213. CFG_CMD_NFS | \
  214. CFG_CMD_PCI | \
  215. CFG_CMD_PING | \
  216. CFG_CMD_REGINFO | \
  217. CFG_CMD_SDRAM | \
  218. CFG_CMD_SNTP )
  219. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  220. #include <cmd_confdefs.h>
  221. #undef CONFIG_WATCHDOG /* watchdog disabled */
  222. /*
  223. * Miscellaneous configurable options
  224. */
  225. #define CFG_LONGHELP /* undef to save memory */
  226. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  227. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  228. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  229. #else
  230. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  231. #endif
  232. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  233. #define CFG_MAXARGS 16 /* max number of command args */
  234. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  235. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  236. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  237. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  238. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  239. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  240. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  241. #define CONFIG_LOOPW 1 /* enable loopw command */
  242. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  243. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  244. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  245. /*-----------------------------------------------------------------------
  246. * PCI stuff
  247. *-----------------------------------------------------------------------
  248. */
  249. /* General PCI */
  250. #define CONFIG_PCI /* include pci support */
  251. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  252. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  253. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE */
  254. /* Board-specific PCI */
  255. #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
  256. #define CFG_PCI_TARGET_INIT /* let board init pci target */
  257. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  258. #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  259. /*
  260. * For booting Linux, the board info and command line data
  261. * have to be in the first 8 MB of memory, since this is
  262. * the maximum mapped by the Linux kernel during initialization.
  263. */
  264. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  265. /*-----------------------------------------------------------------------
  266. * Cache Configuration
  267. */
  268. #define CFG_DCACHE_SIZE 32768 /* For AMCC 440 CPUs */
  269. #define CFG_CACHELINE_SIZE 32 /* ... */
  270. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  271. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  272. #endif
  273. /*
  274. * Internal Definitions
  275. *
  276. * Boot Flags
  277. */
  278. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  279. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  280. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  281. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  282. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  283. #endif
  284. #endif /* __CONFIG_H */