ml401.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /*
  2. * (C) Copyright 2007 Czech Technical University.
  3. *
  4. * Michal SIMEK <monstr@seznam.cz>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #include "../board/xilinx/ml401/xparameters.h"
  27. #define CONFIG_MICROBLAZE 1 /* MicroBlaze CPU */
  28. #define MICROBLAZE_V5 1
  29. #define CONFIG_ML401 1 /* ML401 Board */
  30. /* uart */
  31. #define CONFIG_SERIAL_BASE XILINX_UART_BASEADDR
  32. #define CONFIG_BAUDRATE XILINX_UART_BAUDRATE
  33. #define CFG_BAUDRATE_TABLE { CONFIG_BAUDRATE }
  34. /* setting reset address */
  35. /*#define CFG_RESET_ADDRESS TEXT_BASE*/
  36. /* ethernet */
  37. #define CONFIG_EMACLITE 1
  38. #define XPAR_EMAC_0_DEVICE_ID XPAR_OPB_ETHERNET_0_DEVICE_ID
  39. /* gpio */
  40. #define CFG_GPIO_0 1
  41. #define CFG_GPIO_0_ADDR XILINX_GPIO_BASEADDR
  42. /* interrupt controller */
  43. #define CFG_INTC_0 1
  44. #define CFG_INTC_0_ADDR XILINX_INTC_BASEADDR
  45. #define CFG_INTC_0_NUM XILINX_INTC_NUM_INTR_INPUTS
  46. /* timer */
  47. #define CFG_TIMER_0 1
  48. #define CFG_TIMER_0_ADDR XILINX_TIMER_BASEADDR
  49. #define CFG_TIMER_0_IRQ XILINX_TIMER_IRQ
  50. #define FREQUENCE XILINX_CLOCK_FREQ
  51. #define CFG_TIMER_0_PRELOAD ( FREQUENCE/1000 )
  52. /* FSL */
  53. #define CFG_FSL_2
  54. #define FSL_INTR_2 1
  55. /*
  56. * memory layout - Example
  57. * TEXT_BASE = 0x1200_0000;
  58. * CFG_SRAM_BASE = 0x1000_0000;
  59. * CFG_SRAM_SIZE = 0x0400_0000;
  60. *
  61. * CFG_GBL_DATA_OFFSET = 0x1000_0000 + 0x0400_0000 - 0x1000 = 0x13FF_F000
  62. * CFG_MONITOR_BASE = 0x13FF_F000 - 0x40000 = 0x13FB_F000
  63. * CFG_MALLOC_BASE = 0x13FB_F000 - 0x40000 = 0x13F7_F000
  64. *
  65. * 0x1000_0000 CFG_SDRAM_BASE
  66. * FREE
  67. * 0x1200_0000 TEXT_BASE
  68. * U-BOOT code
  69. * 0x1202_0000
  70. * FREE
  71. *
  72. * STACK
  73. * 0x13F7_F000 CFG_MALLOC_BASE
  74. * MALLOC_AREA 256kB Alloc
  75. * 0x11FB_F000 CFG_MONITOR_BASE
  76. * MONITOR_CODE 256kB Env
  77. * 0x13FF_F000 CFG_GBL_DATA_OFFSET
  78. * GLOBAL_DATA 4kB bd, gd
  79. * 0x1400_0000 CFG_SDRAM_BASE + CFG_SDRAM_SIZE
  80. */
  81. /* ddr sdram - main memory */
  82. #define CFG_SDRAM_BASE XILINX_RAM_START
  83. #define CFG_SDRAM_SIZE XILINX_RAM_SIZE
  84. #define CFG_MEMTEST_START CFG_SDRAM_BASE
  85. #define CFG_MEMTEST_END (CFG_SDRAM_BASE + 0x1000)
  86. /* global pointer */
  87. #define CFG_GBL_DATA_SIZE 0x1000 /* size of global data */
  88. /* start of global data */
  89. #define CFG_GBL_DATA_OFFSET (CFG_SDRAM_BASE + CFG_SDRAM_SIZE - CFG_GBL_DATA_SIZE)
  90. /* monitor code */
  91. #define SIZE 0x40000
  92. #define CFG_MONITOR_LEN SIZE
  93. #define CFG_MONITOR_BASE (CFG_GBL_DATA_OFFSET - CFG_MONITOR_LEN)
  94. #define CFG_MONITOR_END (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  95. #define CFG_MALLOC_LEN SIZE
  96. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  97. /* stack */
  98. #define CFG_INIT_SP_OFFSET CFG_MONITOR_BASE
  99. /*#define RAMENV */
  100. #define FLASH
  101. #ifdef FLASH
  102. #define CFG_FLASH_BASE XILINX_FLASH_START
  103. #define CFG_FLASH_SIZE XILINX_FLASH_SIZE
  104. #define CFG_FLASH_CFI 1
  105. #define CFG_FLASH_CFI_DRIVER 1
  106. #define CFG_FLASH_EMPTY_INFO 1 /* ?empty sector */
  107. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  108. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  109. #define CFG_FLASH_PROTECTION /* hardware flash protection */
  110. #ifdef RAMENV
  111. #define CFG_ENV_IS_NOWHERE 1
  112. #define CFG_ENV_SIZE 0x1000
  113. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
  114. #else /* !RAMENV */
  115. #define CFG_ENV_IS_IN_FLASH 1
  116. #define CFG_ENV_ADDR 0x40000
  117. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  118. #define CFG_ENV_SIZE 0x2000
  119. #endif /* !RAMBOOT */
  120. #else /* !FLASH */
  121. /* ENV in RAM */
  122. #define CFG_NO_FLASH 1
  123. #define CFG_ENV_IS_NOWHERE 1
  124. #define CFG_ENV_SIZE 0x1000
  125. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
  126. #define CFG_FLASH_PROTECTION /* hardware flash protection */
  127. #endif /* !FLASH */
  128. #ifdef FLASH
  129. #ifdef RAMENV
  130. #define CONFIG_COMMANDS (CONFIG__CMD_DFL |\
  131. CFG_CMD_MEMORY |\
  132. CFG_CMD_MISC |\
  133. CFG_CMD_AUTOSCRIPT |\
  134. CFG_CMD_IRQ |\
  135. CFG_CMD_ASKENV |\
  136. CFG_CMD_BDI |\
  137. CFG_CMD_RUN |\
  138. CFG_CMD_LOADS |\
  139. CFG_CMD_LOADB |\
  140. CFG_CMD_IMI |\
  141. CFG_CMD_NET |\
  142. CFG_CMD_CACHE |\
  143. CFG_CMD_FAT |\
  144. CFG_CMD_EXT2 |\
  145. CFG_CMD_JFFS2 |\
  146. CFG_CMD_ECHO |\
  147. CFG_CMD_IMLS |\
  148. CFG_CMD_FLASH |\
  149. CFG_CMD_MFSL |\
  150. CFG_CMD_PING \
  151. )
  152. #else /* !RAMENV */
  153. #define CONFIG_COMMANDS (CONFIG__CMD_DFL |\
  154. CFG_CMD_MEMORY |\
  155. CFG_CMD_MISC |\
  156. CFG_CMD_AUTOSCRIPT |\
  157. CFG_CMD_IRQ |\
  158. CFG_CMD_ASKENV |\
  159. CFG_CMD_BDI |\
  160. CFG_CMD_RUN |\
  161. CFG_CMD_LOADS |\
  162. CFG_CMD_LOADB |\
  163. CFG_CMD_IMI |\
  164. CFG_CMD_NET |\
  165. CFG_CMD_CACHE |\
  166. CFG_CMD_IMLS |\
  167. CFG_CMD_FLASH |\
  168. CFG_CMD_PING |\
  169. CFG_CMD_ENV |\
  170. CFG_CMD_FAT |\
  171. CFG_CMD_EXT2 |\
  172. CFG_CMD_JFFS2 |\
  173. CFG_CMD_ECHO |\
  174. CFG_CMD_MFSL |\
  175. CFG_CMD_SAVES \
  176. )
  177. #endif
  178. #else /* !FLASH */
  179. #define CONFIG_COMMANDS (CONFIG__CMD_DFL |\
  180. CFG_CMD_MEMORY |\
  181. CFG_CMD_MISC |\
  182. CFG_CMD_AUTOSCRIPT |\
  183. CFG_CMD_IRQ |\
  184. CFG_CMD_ASKENV |\
  185. CFG_CMD_BDI |\
  186. CFG_CMD_RUN |\
  187. CFG_CMD_LOADS |\
  188. CFG_CMD_FAT |\
  189. CFG_CMD_EXT2 |\
  190. CFG_CMD_LOADB |\
  191. CFG_CMD_IMI |\
  192. CFG_CMD_NET |\
  193. CFG_CMD_CACHE |\
  194. CFG_CMD_MFSL |\
  195. CFG_CMD_PING \
  196. )
  197. #endif /* !FLASH */
  198. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  199. #include <cmd_confdefs.h>
  200. #if (CONFIG_COMMANDS & CFG_CMD_JFFS2)
  201. /* JFFS2 partitions */
  202. #define CONFIG_JFFS2_CMDLINE /* mtdparts command line support */
  203. #define MTDIDS_DEFAULT "nor0=ml401-0"
  204. /* default mtd partition table */
  205. #define MTDPARTS_DEFAULT "mtdparts=ml401-0:256k(u-boot),"\
  206. "256k(env),3m(kernel),1m(romfs),"\
  207. "1m(cramfs),-(jffs2)"
  208. #endif
  209. /* Miscellaneous configurable options */
  210. #define CFG_PROMPT "U-Boot-mONStR> "
  211. #define CFG_CBSIZE 512 /* size of console buffer */
  212. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* print buffer size */
  213. #define CFG_MAXARGS 15 /* max number of command args */
  214. #define CFG_LONGHELP
  215. #define CFG_LOAD_ADDR 0x12000000 /* default load address */
  216. #define CONFIG_BOOTDELAY 30
  217. #define CONFIG_BOOTARGS "root=romfs"
  218. #define CONFIG_HOSTNAME "ml401"
  219. #define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
  220. #define CONFIG_IPADDR 192.168.0.3
  221. #define CONFIG_SERVERIP 192.168.0.5
  222. #define CONFIG_GATEWAYIP 192.168.0.1
  223. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  224. /* architecture dependent code */
  225. #define CFG_USR_EXCEP /* user exception */
  226. #define CFG_HZ 1000
  227. /* system ace */
  228. #define CONFIG_SYSTEMACE
  229. /* #define DEBUG_SYSTEMACE */
  230. #define SYSTEMACE_CONFIG_FPGA
  231. #define CFG_SYSTEMACE_BASE XILINX_SYSACE_BASEADDR
  232. #define CFG_SYSTEMACE_WIDTH XILINX_SYSACE_MEM_WIDTH
  233. #define CONFIG_DOS_PARTITION
  234. #define CONFIG_PREBOOT "echo U-BOOT for ML401;setenv preboot;echo"
  235. #define CONFIG_EXTRA_ENV_SETTINGS "unlock=yes\0" /* hardware flash protection */\
  236. "nor0=ml401-0\0"\
  237. "mtdparts=mtdparts=ml401-0:"\
  238. "256k(u-boot),256k(env),3m(kernel),"\
  239. "1m(romfs),1m(cramfs),-(jffs2)\0"
  240. #endif /* __CONFIG_H */