cmi_mpc5xx.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * (C) Copyright 2003
  3. * Martin Winistoerfer, martinwinistoerfer@gmx.ch.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation,
  21. */
  22. /*
  23. * File: cmi_mpc5xx.h
  24. *
  25. * Discription: Config header file for cmi
  26. * board using an MPC5xx CPU
  27. *
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. */
  34. #define CONFIG_MPC555 1 /* This is an MPC555 CPU */
  35. #define CONFIG_CMI 1 /* Using the customized cmi board */
  36. /* Serial Console Configuration */
  37. #define CONFIG_5xx_CONS_SCI1
  38. #undef CONFIG_5xx_CONS_SCI2
  39. #define CONFIG_BAUDRATE 57600
  40. #define CONFIG_COMMANDS (CFG_CMD_MEMORY | CFG_CMD_LOADB | CFG_CMD_REGINFO | \
  41. CFG_CMD_FLASH | CFG_CMD_LOADS | CFG_CMD_ASKENV | \
  42. CFG_CMD_BDI | CFG_CMD_CONSOLE | CFG_CMD_ENV | CFG_CMD_RUN | \
  43. CFG_CMD_IMI)
  44. /* This must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  45. #include <cmd_confdefs.h>
  46. #if 0
  47. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  48. #else
  49. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  50. #endif
  51. #define CONFIG_BOOTCOMMAND "go 02034004" /* autoboot command */
  52. #define CONFIG_BOOTARGS "" /* Assuming OS Image in 4 flash sector at offset 4004 */
  53. #define CONFIG_WATCHDOG /* turn on platform specific watchdog */
  54. #define CONFIG_STATUS_LED 1 /* Enable status led */
  55. #define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
  56. /*
  57. * Miscellaneous configurable options
  58. */
  59. #define CFG_LONGHELP /* undef to save memory */
  60. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  61. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  62. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  63. #else
  64. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  65. #endif
  66. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  67. #define CFG_MAXARGS 16 /* max number of command args */
  68. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  69. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  70. #define CFG_MEMTEST_END 0x000fa000 /* 1 MB in SRAM */
  71. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  72. #define CFG_HZ 1000 /* Decrementer freq: 1 ms ticks */
  73. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
  74. /*
  75. * Low Level Configuration Settings
  76. */
  77. /*
  78. * Internal Memory Mapped (This is not the IMMR content)
  79. */
  80. #define CFG_IMMR 0x01000000 /* Physical start adress of internal memory map */
  81. /*
  82. * Definitions for initial stack pointer and data area
  83. */
  84. #define CFG_INIT_RAM_ADDR (CFG_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
  85. #define CFG_INIT_RAM_END (CFG_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
  86. #define CFG_GBL_DATA_SIZE 64 /* Size in bytes reserved for initial global data */
  87. #define CFG_GBL_DATA_OFFSET ((CFG_INIT_RAM_END - CFG_INIT_RAM_ADDR) - CFG_GBL_DATA_SIZE) /* Offset from the beginning of ram */
  88. #define CFG_INIT_SP_ADDR 0x013fa000 /* Physical start adress of inital stack */
  89. /*
  90. * Start addresses for the final memory configuration
  91. * Please note that CFG_SDRAM_BASE _must_ start at 0
  92. */
  93. #define CFG_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
  94. #define CFG_FLASH_BASE 0x02000000 /* External flash */
  95. #define PLD_BASE 0x03000000 /* PLD */
  96. #define ANYBUS_BASE 0x03010000 /* Anybus Module */
  97. #define CFG_RESET_ADRESS 0x01000000 /* Adress which causes reset */
  98. #define CFG_MONITOR_BASE CFG_FLASH_BASE /* TEXT_BASE is defined in the board config.mk file. */
  99. /* This adress is given to the linker with -Ttext to */
  100. /* locate the text section at this adress. */
  101. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  102. #define CFG_MALLOC_LEN (64 << 10) /* Reserve 128 kB for malloc() */
  103. /*
  104. * For booting Linux, the board info and command line data
  105. * have to be in the first 8 MB of memory, since this is
  106. * the maximum mapped by the Linux kernel during initialization.
  107. */
  108. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  109. /*-----------------------------------------------------------------------
  110. * FLASH organization
  111. *-----------------------------------------------------------------------
  112. *
  113. */
  114. #define CFG_MAX_FLASH_BANKS 1 /* Max number of memory banks */
  115. #define CFG_MAX_FLASH_SECT 64 /* Max number of sectors on one chip */
  116. #define CFG_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
  117. #define CFG_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
  118. #define CFG_FLASH_PROTECTION 1 /* Physically section protection on */
  119. #define CFG_ENV_IS_IN_FLASH 1
  120. #ifdef CFG_ENV_IS_IN_FLASH
  121. #define CFG_ENV_OFFSET 0x00020000 /* Environment starts at this adress */
  122. #define CFG_ENV_SIZE 0x00010000 /* Set whole sector as env */
  123. #endif
  124. /*-----------------------------------------------------------------------
  125. * SYPCR - System Protection Control
  126. * SYPCR can only be written once after reset!
  127. *-----------------------------------------------------------------------
  128. * SW Watchdog freeze
  129. */
  130. #if defined(CONFIG_WATCHDOG)
  131. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  132. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  133. #else
  134. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  135. SYPCR_SWP)
  136. #endif /* CONFIG_WATCHDOG */
  137. /*-----------------------------------------------------------------------
  138. * TBSCR - Time Base Status and Control
  139. *-----------------------------------------------------------------------
  140. * Clear Reference Interrupt Status, Timebase freezing enabled
  141. */
  142. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  143. /*-----------------------------------------------------------------------
  144. * PISCR - Periodic Interrupt Status and Control
  145. *-----------------------------------------------------------------------
  146. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  147. */
  148. #define CFG_PISCR (PISCR_PITF)
  149. /*-----------------------------------------------------------------------
  150. * SCCR - System Clock and reset Control Register
  151. *-----------------------------------------------------------------------
  152. * Set clock output, timebase and RTC source and divider,
  153. * power management and some other internal clocks
  154. */
  155. #define SCCR_MASK SCCR_EBDF00
  156. #define CFG_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
  157. SCCR_COM00 | SCCR_DFNL000 | SCCR_DFNH000)
  158. /*-----------------------------------------------------------------------
  159. * SIUMCR - SIU Module Configuration
  160. *-----------------------------------------------------------------------
  161. * Data show cycle
  162. */
  163. #define CFG_SIUMCR (SIUMCR_DBGC00) /* Disable data show cycle */
  164. /*-----------------------------------------------------------------------
  165. * PLPRCR - PLL, Low-Power, and Reset Control Register
  166. *-----------------------------------------------------------------------
  167. * Set all bits to 40 Mhz
  168. *
  169. */
  170. #define CFG_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
  171. #define CFG_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
  172. /*-----------------------------------------------------------------------
  173. * UMCR - UIMB Module Configuration Register
  174. *-----------------------------------------------------------------------
  175. *
  176. */
  177. #define CFG_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
  178. /*-----------------------------------------------------------------------
  179. * ICTRL - I-Bus Support Control Register
  180. */
  181. #define CFG_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
  182. /*-----------------------------------------------------------------------
  183. * USIU - Memory Controller Register
  184. *-----------------------------------------------------------------------
  185. */
  186. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | BR_V | BR_BI | BR_PS_16)
  187. #define CFG_OR0_PRELIM (OR_ADDR_MK_FF | OR_SCY_3)
  188. #define CFG_BR1_PRELIM (ANYBUS_BASE)
  189. #define CFG_OR1_PRELIM (OR_ADDR_MK_FFFF | OR_SCY_1 | OR_ETHR)
  190. #define CFG_BR2_PRELIM (CFG_SDRAM_BASE | BR_V | BR_PS_32)
  191. #define CFG_OR2_PRELIM (OR_ADDR_MK_FF)
  192. #define CFG_BR3_PRELIM (PLD_BASE | BR_V | BR_BI | BR_LBDIR | BR_PS_8)
  193. #define CFG_OR3_PRELIM (OR_ADDR_MK_FF | OR_TRLX | OR_BSCY | OR_SCY_8 | \
  194. OR_ACS_10 | OR_ETHR | OR_CSNT)
  195. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* We don't realign the flash */
  196. /*-----------------------------------------------------------------------
  197. * DER - Timer Decrementer
  198. *-----------------------------------------------------------------------
  199. * Initialise to zero
  200. */
  201. #define CFG_DER 0x00000000
  202. /*
  203. * Internal Definitions
  204. *
  205. * Boot Flags
  206. */
  207. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  208. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  209. #endif /* __CONFIG_H */