123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366 |
- /*
- * (C) Copyright 2006-2007
- * Stefan Roese, DENX Software Engineering, sr@denx.de.
- *
- * See file CREDITS for list of people who contributed to this
- * project.
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU General Public License as
- * published by the Free Software Foundation; either version 2 of
- * the License, or (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
- * MA 02111-1307 USA
- */
- #ifndef __CONFIG_H
- #define __CONFIG_H
- /*-----------------------------------------------------------------------
- * High Level Configuration Options
- *----------------------------------------------------------------------*/
- #define CONFIG_ALPR 1 /* Board is ebony */
- #define CONFIG_440GX 1 /* Specifc GX support */
- #define CONFIG_440 1 /* ... PPC440 family */
- #define CONFIG_4xx 1 /* ... PPC4xx family */
- #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
- #define CONFIG_LAST_STAGE_INIT 1 /* call last_stage_init() */
- #undef CFG_DRAM_TEST /* Disable-takes long time! */
- #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
- /*-----------------------------------------------------------------------
- * Base addresses -- Note these are effective addresses where the
- * actual resources get mapped (not physical addresses)
- *----------------------------------------------------------------------*/
- #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
- #define CFG_FLASH_BASE 0xffe00000 /* start of FLASH */
- #define CFG_MONITOR_BASE 0xfffc0000 /* start of monitor */
- #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
- #define CFG_PCI_MEMSIZE 0x40000000 /* size of mapped pci memory */
- #define CFG_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
- #define CFG_ISRAM_BASE 0xc0000000 /* internal SRAM */
- #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
- #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
- #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
- #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
- #define CFG_FPGA_BASE (CFG_PERIPHERAL_BASE + 0x08300000)
- #define CFG_NVRAM_BASE_ADDR (CFG_PERIPHERAL_BASE + 0x08000000)
- /*-----------------------------------------------------------------------
- * Initial RAM & stack pointer (placed in internal SRAM)
- *----------------------------------------------------------------------*/
- #define CFG_TEMP_STACK_OCM 1
- #define CFG_OCM_DATA_ADDR CFG_ISRAM_BASE
- #define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */
- #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
- #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
- #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
- #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
- #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
- #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
- #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc*/
- /*-----------------------------------------------------------------------
- * Serial Port
- *----------------------------------------------------------------------*/
- #undef CFG_EXT_SERIAL_CLOCK
- #define CONFIG_BAUDRATE 115200
- #define CONFIG_UART1_CONSOLE /* define for uart1 as console */
- #define CFG_BAUDRATE_TABLE \
- {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
- /*-----------------------------------------------------------------------
- * FLASH related
- *----------------------------------------------------------------------*/
- #define CFG_FLASH_CFI 1 /* The flash is CFI compatible */
- #define CFG_FLASH_CFI_DRIVER 1 /* Use common CFI driver */
- #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
- #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
- #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
- #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
- #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
- #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
- #define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
- #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
- #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
- /* Address and size of Redundant Environment Sector */
- #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
- #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
- /*-----------------------------------------------------------------------
- * DDR SDRAM
- *----------------------------------------------------------------------*/
- #undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup */
- #define CONFIG_SDRAM_BANK0 1 /* init onboard DDR SDRAM bank 0 */
- #undef CONFIG_SDRAM_ECC /* enable ECC support */
- #define CFG_SDRAM_TABLE { \
- {(256 << 20), 13, 0x000C4001}, /* 256MB mode 3, 13x10(4)*/ \
- {(64 << 20), 12, 0x00082001}} /* 64MB mode 2, 12x9(4) */
- /*-----------------------------------------------------------------------
- * I2C
- *----------------------------------------------------------------------*/
- #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
- #undef CONFIG_SOFT_I2C /* I2C bit-banged */
- #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
- #define CFG_I2C_SLAVE 0x7F
- #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
- /*-----------------------------------------------------------------------
- * I2C EEPROM (PCF8594C)
- *----------------------------------------------------------------------*/
- #define CFG_I2C_EEPROM_ADDR 0x54 /* EEPROM PCF8594C */
- #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
- /* mask of address bits that overflow into the "EEPROM chip address" */
- #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
- #define CFG_EEPROM_PAGE_WRITE_BITS 3 /* The Philips PCF8594C has */
- /* 8 byte page write mode using */
- /* last 3 bits of the address */
- #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 40 /* and takes up to 40 msec */
- #define CFG_EEPROM_PAGE_WRITE_ENABLE
- #define CONFIG_PREBOOT "echo;" \
- "echo Type \"run kernelx\" to boot the system;" \
- "echo"
- #undef CONFIG_BOOTARGS
- #define CONFIG_EXTRA_ENV_SETTINGS \
- "netdev=eth3\0" \
- "hostname=alpr\0" \
- "nfsargs=setenv bootargs root=/dev/nfs rw " \
- "nfsroot=${serverip}:${rootpath} ${init}\0" \
- "ramargs=setenv bootargs root=/dev/ram rw\0" \
- "addip=setenv bootargs ${bootargs} " \
- "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
- ":${hostname}:${netdev}:off panic=1\0" \
- "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate} " \
- "mem=193M\0" \
- "flash_nfs=run nfsargs addip addtty;" \
- "bootm ${kernel_addr}\0" \
- "flash_self=run ramargs addip addtty;" \
- "bootm ${kernel_addr} ${ramdisk_addr}\0" \
- "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
- "bootm\0" \
- "rootpath=/opt/projects/alpr/nfs_root\0" \
- "bootfile=/alpr/uImage\0" \
- "kernel_addr=fff00000\0" \
- "ramdisk_addr=fff10000\0" \
- "load=tftp 100000 /alpr/u-boot/u-boot.bin\0" \
- "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
- "cp.b 100000 fffc0000 40000;" \
- "setenv filesize;saveenv\0" \
- "upd=run load;run update\0" \
- "ethprime=ppc_4xx_eth3\0" \
- "ethact=ppc_4xx_eth3\0" \
- "autoload=no\0" \
- "ipconfig=dhcp;setenv serverip 11.0.0.152\0" \
- "load_fpga=fpga load 0 ffe00000 10dd9a\0" \
- "mtdargs=setenv bootargs root=/dev/mtdblock6 rw " \
- "rootfstype=jffs2 init=/sbin/init\0" \
- "kernel1_mtd=nand read 200000 0 200000;run mtdargs addip addtty"\
- ";bootm 200000\0" \
- "kernel2_mtd=nand read 200000 200000 200000;run mtdargs addip " \
- "addtty;bootm 200000\0" \
- "kernel1=setenv actkernel 'kernel1';run load_fpga " \
- "kernel1_mtd\0" \
- "kernel2=setenv actkernel 'kernel2';run load_fpga " \
- "kernel2_mtd\0" \
- ""
- #define CONFIG_BOOTCOMMAND "run kernel2"
- #define CONFIG_BOOTDELAY 2 /* autoboot after 5 seconds */
- #define CONFIG_BAUDRATE 115200
- #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
- #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
- #define CONFIG_MII 1 /* MII PHY management */
- #define CONFIG_NET_MULTI 1
- #define CONFIG_PHY_ADDR 0x02 /* dummy setting, no EMAC0 used */
- #define CONFIG_PHY1_ADDR 0x03 /* dummy setting, no EMAC1 used */
- #define CONFIG_PHY2_ADDR 0x01 /* PHY address for EMAC2 */
- #define CONFIG_PHY3_ADDR 0x02 /* PHY address for EMAC3 */
- #define CONFIG_HAS_ETH0
- #define CONFIG_HAS_ETH1
- #define CONFIG_HAS_ETH2
- #define CONFIG_HAS_ETH3
- #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
- #define CONFIG_M88E1111_PHY 1 /* needed for PHY specific setup*/
- #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
- #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
- #define CONFIG_NETCONSOLE /* include NetConsole support */
- #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
- CFG_CMD_ASKENV | \
- CFG_CMD_DHCP | \
- CFG_CMD_DIAG | \
- CFG_CMD_EEPROM | \
- CFG_CMD_ELF | \
- CFG_CMD_I2C | \
- CFG_CMD_IRQ | \
- CFG_CMD_MII | \
- CFG_CMD_NET | \
- CFG_CMD_NFS | \
- CFG_CMD_PCI | \
- CFG_CMD_PING | \
- CFG_CMD_FPGA | \
- CFG_CMD_NAND | \
- CFG_CMD_REGINFO)
- /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
- #include <cmd_confdefs.h>
- #undef CONFIG_WATCHDOG /* watchdog disabled */
- /*
- * Miscellaneous configurable options
- */
- #define CFG_LONGHELP /* undef to save memory */
- #define CFG_PROMPT "=> " /* Monitor Command Prompt */
- #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
- #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
- #else
- #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
- #endif
- #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
- #define CFG_MAXARGS 16 /* max number of command args */
- #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
- #define CFG_ALT_MEMTEST 1 /* Enable more extensive memtest*/
- #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
- #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
- #define CFG_LOAD_ADDR 0x100000 /* default load address */
- #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
- #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
- #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
- #define CONFIG_LOOPW 1 /* enable loopw command */
- #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
- #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
- #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
- #define CFG_4xx_RESET_TYPE 0x2 /* use chip reset on this board */
- /*-----------------------------------------------------------------------
- * PCI stuff
- *-----------------------------------------------------------------------
- */
- /* General PCI */
- #define CONFIG_PCI /* include pci support */
- #define CONFIG_PCI_PNP /* do pci plug-and-play */
- #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
- #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE */
- #define CONFIG_PCI_BOOTDELAY 1 /* enable pci bootdelay variable*/
- /* Board-specific PCI */
- #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
- #define CFG_PCI_TARGET_INIT /* let board init pci target */
- #define CFG_PCI_MASTER_INIT
- #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
- #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
- /*-----------------------------------------------------------------------
- * FPGA stuff
- *-----------------------------------------------------------------------*/
- #define CONFIG_FPGA CFG_ALTERA_CYCLON2
- #define CFG_FPGA_CHECK_CTRLC
- #define CFG_FPGA_PROG_FEEDBACK
- #define CONFIG_FPGA_COUNT 1 /* Ich habe 2 ... aber in
- Reihe geschaltet -> sollte gehen,
- aufpassen mit Datasize ist jetzt
- halt doppelt so gross ... Seite 306
- ist das mit den multiple Device in PS
- Mode erklaert ...*/
- /* FPGA program pin configuration */
- #define CFG_GPIO_CLK 18 /* FPGA clk pin (cpu output) */
- #define CFG_GPIO_DATA 19 /* FPGA data pin (cpu output) */
- #define CFG_GPIO_STATUS 20 /* FPGA status pin (cpu input) */
- #define CFG_GPIO_CONFIG 21 /* FPGA CONFIG pin (cpu output) */
- #define CFG_GPIO_CON_DON 22 /* FPGA CONFIG_DONE pin (cpu input) */
- #define CFG_GPIO_SEL_DPR 14 /* cpu output */
- #define CFG_GPIO_SEL_AVR 15 /* cpu output */
- #define CFG_GPIO_PROG_EN 23 /* cpu output */
- /*-----------------------------------------------------------------------
- * Definitions for GPIO setup
- *-----------------------------------------------------------------------*/
- #define CFG_GPIO_SHUTDOWN (0x80000000 >> 6)
- #define CFG_GPIO_SSD_EMPTY (0x80000000 >> 9)
- #define CFG_GPIO_EREADY (0x80000000 >> 26)
- #define CFG_GPIO_REV0 (0x80000000 >> 14)
- #define CFG_GPIO_REV1 (0x80000000 >> 15)
- /*-----------------------------------------------------------------------
- * NAND-FLASH stuff
- *-----------------------------------------------------------------------*/
- #define CFG_MAX_NAND_DEVICE 4
- #define NAND_MAX_CHIPS CFG_MAX_NAND_DEVICE
- #define CFG_NAND_BASE 0xF0000000 /* NAND FLASH Base Address */
- #define CFG_NAND_BASE_LIST { CFG_NAND_BASE + 0, CFG_NAND_BASE + 2, \
- CFG_NAND_BASE + 4, CFG_NAND_BASE + 6 }
- #define CFG_NAND_QUIET_TEST 1 /* don't warn upon unknown NAND flash */
- /*-----------------------------------------------------------------------
- * External Bus Controller (EBC) Setup
- *----------------------------------------------------------------------*/
- #define CFG_FLASH CFG_FLASH_BASE
- /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
- #define CFG_EBC_PB0AP 0x92015480
- #define CFG_EBC_PB0CR (CFG_FLASH | 0x3A000) /* BS=2MB,BU=R/W,BW=16bit */
- /* Memory Bank 1 (NAND-FLASH) initialization */
- #define CFG_EBC_PB1AP 0x01840380 /* TWT=3 */
- #define CFG_EBC_PB1CR (CFG_NAND_BASE | 0x18000) /* BS=1MB,BU=R/W,BW=8bit */
- /*
- * For booting Linux, the board info and command line data
- * have to be in the first 8 MB of memory, since this is
- * the maximum mapped by the Linux kernel during initialization.
- */
- #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
- /*-----------------------------------------------------------------------
- * Cache Configuration
- */
- #define CFG_DCACHE_SIZE 32768 /* For AMCC 440 CPUs */
- #define CFG_CACHELINE_SIZE 32 /* ... */
- #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
- /*
- * Internal Definitions
- *
- * Boot Flags
- */
- #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
- #define BOOTFLAG_WARM 0x02 /* Software reboot */
- #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
- #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
- #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
- #endif
- #endif /* __CONFIG_H */
|